On the circuit and VLSI complexity of threshold gate COMPARISON

被引:14
|
作者
Beiu, V [1 ]
机构
[1] Univ Calif Los Alamos Natl Lab, Div NIS 1, Los Alamos, NM 87545 USA
关键词
area-time complexity; circuit complexity; COMPARISON; threshold gates/circuits; VLSI complexity;
D O I
10.1016/S0925-2312(97)00099-4
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The paper overviews recent developments concerning optimal (from the point of view of size and depth) implementations of COMPARISON using threshold gates. We detail a class of solutions which also covers other particular solutions, and spans from constant to logarithmic depths. These theoretical circuit complexity results are extended to VLSI complexity ones, having practical applications to: (i) hardware implementations of integrated circuits; (ii) VLSI-friendly neural learning algorithms (i.e., constructive, or ontogenetic algorithms); and (iii) synthesis methods for mixed digital/analog technologies. In order to estimate the area (A) and the delay (T), as well as the classical AT(2), we make use of the following "cost functions": (i) the connectivity (i.e., sum of fan-ins) and the number-of-bits for representing the weights and thresholds are used as closer approximations of the area; while (ii) the fan-ins and the length of the wires are used for closer estimates of the delay. Such approximations will allow us to compare several solutions - which present very interesting fan-in-dependent depth-size and area-delay tradeoffs - with respect to AT(2). (C) 1998 Elsevier Science B.V. All rights reserved.
引用
收藏
页码:77 / 98
页数:22
相关论文
共 50 条
  • [11] THE COMPLEXITY OF A VLSI ADDER
    JOHNSON, RB
    INFORMATION PROCESSING LETTERS, 1980, 11 (02) : 92 - 93
  • [12] Multiparty Communication Complexity and Threshold Circuit Size of AC0
    Beame, Paul
    Huynh-Ngoc, Dang-Trinh
    2009 50TH ANNUAL IEEE SYMPOSIUM ON FOUNDATIONS OF COMPUTER SCIENCE: FOCS 2009, PROCEEDINGS, 2009, : 53 - 62
  • [13] MULTIPARTY COMMUNICATION COMPLEXITY AND THRESHOLD CIRCUIT SIZE OF AC0
    Beame, Paul
    Huynh, Trinh
    SIAM JOURNAL ON COMPUTING, 2012, 41 (03) : 484 - 518
  • [14] The Statistical Static Timing Analysis of Gate-Level Circuit Design Margin in VLSI Design
    Zhao San-ping
    INFORMATION AND MANAGEMENT ENGINEERING, PT VI, 2011, 236 : 410 - 416
  • [15] Discrete Circuit Optimization: Library Based Gate Sizing and Threshold Voltage Assignment
    Lee, John
    Gupta, Puneet
    FOUNDATIONS AND TRENDS IN ELECTRONIC DESIGN AUTOMATION, 2012, 6 (01): : 1 - 120
  • [16] Minimization of Circuit Delay and Power through Gate Sizing and Threshold Voltage Assignment
    Zhou, Shuzhe
    Yao, Hailong
    Zhou, Qiang
    Cai, Yici
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 212 - 217
  • [17] GATE ARRAYS FOR VLSI DESIGN
    FULKERSON, DE
    IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1982, 5 (01): : 133 - 137
  • [18] THIN GATE DIELECTRICS FOR VLSI
    SINGH, R
    TAYLOR, KC
    RAJKANAN, K
    CHANEY, GA
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1984, 131 (03) : C85 - C85
  • [19] A comparison of various terminal-gate relationships for interconnect prediction in VLSI circuits
    Dambre, J
    Verplaetse, P
    Stroobandt, D
    Van Campenhout, J
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (01) : 24 - 34
  • [20] Comprehensive Comparison of NULL Convention Logic Threshold Gate Implementations
    Haulmark, Kelby
    Khalil, Wassim
    Bouillon, William
    Di, Jia
    2018 NEW GENERATION OF CAS (NGCAS), 2018, : 37 - 40