An Efficient VLSI Architecture Design for Integer DCT in HEVC Standard

被引:0
|
作者
El Ansari, Abdessamad. [1 ]
Mansouri, Anass. [2 ]
Ahaitouf, Ali. [1 ]
机构
[1] Univ Sidi Mohammed Ben Abdellah, LERSI Lab, FSTF, Fes, Morocco
[2] Univ Sidi Mohammed Ben Abdellah, LERSI Lab, ENSAF, Fes, Morocco
关键词
HEVC; Discrete Cosine Transform; hardware; and FPGA;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In this paper, we design new efficient VLSI architecture for Integer Discrete Cosine Transform (DCT) included in the last new High Efficiency Video Coding (HEVC) standard. The proposed architecture has 4x4/8x8/16x16/32x32 Transform Units (TUs) operating in a parallel way to calculate two dimensional (2-D) integer DCT using one block 1-D DCT and one transpose memory. Transform 1D is first calculated and the corresponding transform is stored in a memory. These stored data are secondly used to achieve the 2D DCT transform, using the same block for the first calculation for 1D. In addition, this architecture is based on shift and adder instead of the multiplication. The implementation was performed on the Xilinx Artix-7 (Zynq-7000) FPGA, the proposed accelerator hardware 2-D integer DCT takes 34421 slice LUTs, 8729 slice registers and the maximum achievable clock frequency for the proposed implementation is 289 Mhz. Finally, this design can be used to process the 30 frames for 8K video sequence and up to 120 frames per second for 4K.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Design of Hardware Efficient Approximate DCT Architecture
    Vishwajeet, S. B.
    Solanki, Vaibhavi
    Darji, A. D.
    2023 36TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2023 22ND INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, VLSID, 2023, : 145 - 150
  • [32] A MEMORY AWARE AND MULTIPLIERLESS VLSI ARCHITECTURE FOR THE COMPLETE INTRA PREDICTION OF THE HEVC EMERGING STANDARD
    Palomino, Daniel
    Sampaio, Felipe
    Agostini, Luciano
    Bampi, Sergio
    Susin, Altamiro
    2012 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP 2012), 2012, : 201 - 204
  • [33] An efficient VLSI architecture for 2D-DCT using direct method
    Jian, BL
    Xuan, Z
    Rong, TJ
    Yue, L
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 393 - 396
  • [34] Fast algorithms and VLSI architecture design for HEVC intra-mode decision
    Huang, Xiaofeng
    Jia, Huizhu
    Cai, Binbin
    Zhu, Chuang
    Liu, Jie
    Yang, Mingyuan
    Xie, Don
    Gao, Wen
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2016, 12 (02) : 285 - 302
  • [35] A Novel Algorithmic Approach for Efficient Realization of 2-D-DCT Architecture for HEVC
    Singhadia, Ashish
    Bante, Pratik
    Chakrabarti, Indrajit
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2019, 65 (03) : 264 - 273
  • [36] Efficient architecture of variable size HEVC 2D-DCT for FPGA platforms
    Chen, Min
    Zhang, Yuanzhi
    Lu, Chao
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2017, 73 : 1 - 8
  • [37] Fast algorithms and VLSI architecture design for HEVC intra-mode decision
    Xiaofeng Huang
    Huizhu Jia
    Binbin Cai
    Chuang Zhu
    Jie Liu
    Mingyuan Yang
    Don Xie
    Wen Gao
    Journal of Real-Time Image Processing, 2016, 12 : 285 - 302
  • [38] A VLSI Architecture for Intra Prediction for a HEVC Decoder
    Abramowski, Andrzej
    Pastuszak, Grzegorz
    2012 JOINT CONFERENCE NEW TRENDS IN AUDIO & VIDEO AND SIGNAL PROCESSING: ALGORITHMS, ARCHITECTURES, ARRANGEMENTS, & APPLICATIONS (NTAV-SPA 2012), 2012, : 233 - 237
  • [39] VLSI design of configurable integer pixel motion estimation with a reservoir architecture
    Lu, Wei
    Yu, Ningmei
    Qu, Boqiang
    Ren, Ru
    Journal of Computational Information Systems, 2013, 9 (04): : 1315 - 1322
  • [40] Scalable VLSI Architecture for Hadamard Transforms of HEVC/H.265 Video Coding Standard
    Singh, Karam
    Ahamed, Shaik Rafi
    2020 24TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2020,