An Efficient VLSI Architecture Design for Integer DCT in HEVC Standard

被引:0
|
作者
El Ansari, Abdessamad. [1 ]
Mansouri, Anass. [2 ]
Ahaitouf, Ali. [1 ]
机构
[1] Univ Sidi Mohammed Ben Abdellah, LERSI Lab, FSTF, Fes, Morocco
[2] Univ Sidi Mohammed Ben Abdellah, LERSI Lab, ENSAF, Fes, Morocco
关键词
HEVC; Discrete Cosine Transform; hardware; and FPGA;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In this paper, we design new efficient VLSI architecture for Integer Discrete Cosine Transform (DCT) included in the last new High Efficiency Video Coding (HEVC) standard. The proposed architecture has 4x4/8x8/16x16/32x32 Transform Units (TUs) operating in a parallel way to calculate two dimensional (2-D) integer DCT using one block 1-D DCT and one transpose memory. Transform 1D is first calculated and the corresponding transform is stored in a memory. These stored data are secondly used to achieve the 2D DCT transform, using the same block for the first calculation for 1D. In addition, this architecture is based on shift and adder instead of the multiplication. The implementation was performed on the Xilinx Artix-7 (Zynq-7000) FPGA, the proposed accelerator hardware 2-D integer DCT takes 34421 slice LUTs, 8729 slice registers and the maximum achievable clock frequency for the proposed implementation is 289 Mhz. Finally, this design can be used to process the 30 frames for 8K video sequence and up to 120 frames per second for 4K.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] High Performance Integer DCT Architectures for HEVC
    Basiri, Mohamed Asan M.
    Mahammad, Noor S. K.
    2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 121 - 126
  • [22] An Efficient Hardware Architecture of Intra Prediction in HEVC Standard
    El Ansari, Abdessamad
    Ahaitouf, Ali.
    Mansouri, Anass.
    PROCEEDINGS OF 2016 11TH INTERNATIONAL DESIGN & TEST SYMPOSIUM (IDT), 2016, : 319 - 322
  • [23] Approximate Arai DCT Architecture for HEVC
    Renda, Giovanni
    Masera, Maurizio
    Martina, Maurizio
    Masera, Guido
    2017 FIRST NEW GENERATION OF CAS (NGCAS), 2017, : 133 - 136
  • [24] Low Cost Design of a Hybrid Architecture of Integer Inverse DCT for H.264, VC-1, AVS, and HEVC
    Martuza, Muhammad
    Wahid, Khan A.
    VLSI DESIGN, 2012, 2012
  • [25] A Stochastic Computation Based Integer DCT Implementation in HEVC
    Zhang, Shuaifu
    Shen, Yu
    Yang, Canmei
    2014 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATIONS AND COMPUTING (ICSPCC), 2014, : 153 - 157
  • [26] A Bit-Plane Decomposition Matrix-Based VLSI Integer Transform Architecture for HEVC
    Qi, Honggang
    Huang, Qingming
    Gao, Wen
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (03) : 349 - 353
  • [27] Area Efficient VLSI Architecture for DCT using Modified CORDIC Algorithm
    Ranji, Aarti
    Fatima, Nashrah
    Rawat, Paresh
    IEEE INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGICAL TRENDS IN COMPUTING, COMMUNICATIONS AND ELECTRICAL ENGINEERING (ICETT), 2016,
  • [28] AN EFFICIENT VLSI ARCHITECTURE FOR 4x4 INTRA PREDICTION IN THE HIGH EFFICIENCY VIDEO CODING (HEVC) STANDARD
    Li, Fu
    Shi, Guangming
    Wu, Feng
    2011 18TH IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2011, : 373 - 376
  • [29] CODING SENSITIVE BASED APPROXIMATION ALGORITHM FOR POWER EFFICIENT VBS-DCT VLSI DESIGN IN HEVC HARDWIRED INTRA ENCODER
    Chang, Liangliang
    Liu, Zhenyu
    Ji, Xiangyang
    Wang, Dongsheng
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2017, : 3001 - 3005
  • [30] Area and Throughput Efficient IDCT/IDST Architecture for HEVC Standard
    Yao Ziyou
    He Weifeng
    Hong Liang
    He Guanghui
    Mao Zhigang
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 2511 - 2514