A 1.4-mW 10-Bit 150-MS/s SAR ADC With Nonbinary Split Capacitive DAC in 65-nm CMOS

被引:32
作者
Li, Dengquan [1 ]
Zhu, Zhangming [1 ]
Ding, Ruixue [1 ]
Yang, Yintang [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Peoples R China
基金
中国国家自然科学基金;
关键词
Analog-to-digital converter; successive approximation register; nonbinary; split capacitors;
D O I
10.1109/TCSII.2017.2756036
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a high-speed successive approximation register analog-to-digital converter (ADC) with nonbinary searching technique. By inserting redundancy in the first five decision steps, the digital-to-analog converter (DAC) settling errors can be tolerated and settling time can thus be reduced. In addition, split capacitor technology has also been adopted to further boost the conversion speed. With split switching method, no common mode voltage is needed in DAC reset phase and dynamic offset can be removed as well. Full adder-based encoder is employed to convert the raw 11-bit to 10-bit binary codes, showing less power penalty. The prototype ADC fabricated in 65-nm CMOS achieves 51.1 dB SNDR and 62.3 dB SFDR at 150-MS/s sampling rate. It consumes 1.4 mW, resulting in a Walden figure of merit of 31.8 fJ/conversion step.
引用
收藏
页码:1524 / 1528
页数:5
相关论文
共 16 条
  • [11] A 0.003 mm2 10 b 240 MS/s 0.7 mW SAR ADC in 28 nm CMOS With Digital Error Correction and Correlated-Reversed Switching
    Tsai, Jen-Huan
    Wang, Hui-Huan
    Yen, Yang-Chi
    Lai, Chang-Ming
    Chen, Yen-Ju
    Huang, Po-Chuin
    Hsieh, Ping-Hsuan
    Chen, Hsin
    Lee, Chao-Cheng
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (06) : 1382 - 1398
  • [12] Vitek R, 2012, IEEE CUST INTEGR CIR, DOI 10.1109/CICC.2012.6330696
  • [13] A 2.3 mW 10-bit 170 MS/s Two-Step Binary-Sarch Assisted Time-Interleaved SAR ADC
    Wong, Si-Seng
    Chio, U-Fat
    Zhu, Yan
    Sin, Sai-Weng
    U, Seng-Pan
    Martins, Rui Paulo
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (08) : 1783 - 1794
  • [14] Seven-bit 700-MS/s Four-Way Time-Interleaved SAR ADC With Partial Vcm-Based Switching
    Xing, Dezhi
    Zhu, Yan
    Chan, Chi-Hang
    Sin, Sai-Weng
    Ye, Fan
    Ren, Junyan
    U, Seng-Pan
    Martins, Rui Paulo
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (03) : 1168 - 1172
  • [15] A 12.5-ENOB 10-kS/s Redundant SAR ADC in 65-nm CMOS
    Zhang, Dai
    Alvandpour, Atila
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (03) : 244 - 248
  • [16] Zhong JY, 2016, PROC EUR SOLID-STATE, P169, DOI 10.1109/ESSCIRC.2016.7598269