A 1.4-mW 10-Bit 150-MS/s SAR ADC With Nonbinary Split Capacitive DAC in 65-nm CMOS

被引:32
作者
Li, Dengquan [1 ]
Zhu, Zhangming [1 ]
Ding, Ruixue [1 ]
Yang, Yintang [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Peoples R China
基金
中国国家自然科学基金;
关键词
Analog-to-digital converter; successive approximation register; nonbinary; split capacitors;
D O I
10.1109/TCSII.2017.2756036
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a high-speed successive approximation register analog-to-digital converter (ADC) with nonbinary searching technique. By inserting redundancy in the first five decision steps, the digital-to-analog converter (DAC) settling errors can be tolerated and settling time can thus be reduced. In addition, split capacitor technology has also been adopted to further boost the conversion speed. With split switching method, no common mode voltage is needed in DAC reset phase and dynamic offset can be removed as well. Full adder-based encoder is employed to convert the raw 11-bit to 10-bit binary codes, showing less power penalty. The prototype ADC fabricated in 65-nm CMOS achieves 51.1 dB SNDR and 62.3 dB SFDR at 150-MS/s sampling rate. It consumes 1.4 mW, resulting in a Walden figure of merit of 31.8 fJ/conversion step.
引用
收藏
页码:1524 / 1528
页数:5
相关论文
共 16 条
  • [1] [Anonymous], 2015, 2015 IEEE ASIAN SOLI, DOI DOI 10.1109/ASSCC.2015.7387462
  • [2] [Anonymous], 2010, P IEEE INT SOLIDSTAT
  • [3] Chan CH, 2015, ISSCC DIG TECH PAP I, V58, P466
  • [4] A 0.95-mW 6-b 700-MS/s Single-Channel Loop-Unrolled SAR ADC in 40-nm CMOS
    Chen, Long
    Ragab, Kareem
    Tang, Xiyuan
    Song, Jeonggoo
    Sanyal, Arindam
    Sun, Nan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (03) : 244 - 248
  • [5] Chen L, 2014, PROC EUR SOLID-STATE, P219, DOI 10.1109/ESSCIRC.2014.6942061
  • [6] A 6-bit 600-MS/s 5.3-mW asynchronous ADC in 0.13-μm CMOS
    Chen, Shuo-Wei Michael
    Brodersen, Robert W.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) : 2669 - 2680
  • [7] 500-MS/s 5-bit ADC in 65-nm CMOS with split capacitor array DAC
    Ginsburg, Brian P.
    Chandrakasan, Anantha P.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (04) : 739 - 747
  • [8] A Successive Approximation A/D Converter Using Generalized Non-binary Algorithm
    Kurisu, Yuki
    Sasaki, Tatsuya
    Waho, Takao
    [J]. 2013 IEEE 43RD INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2013), 2013, : 152 - 157
  • [9] Lee C.-H., 2016, PROC IEEE S VLSI DES, P1
  • [10] SAR ADC Algorithm with Redundancy
    Ogawa, Tomohiko
    Kobayashi, Haruo
    Hotta, Masao
    Takahashi, Yosuke
    San, Hao
    Takai, Nobukazu
    [J]. 2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 268 - +