On-line testing for VLSI - A compendium of approaches

被引:150
|
作者
Nicolaidis, M
Zorian, Y
机构
[1] TIMA, Reliable Integrated Syst Grp, F-38031 Grenoble, France
[2] Logicvis, San Jose, CA 95110 USA
来源
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS | 1998年 / 12卷 / 1-2期
关键词
on-line testing; self-checking circuits; fail-safe circuits; SEU hardened circuits; monitoring of reliability indicators; current monitors; thermal monitors; radiation monitors;
D O I
10.1023/A:1008244815697
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an overview of a comprehensive collection of on-line testing techniques for VLSI. Such techniques are for instance: self-checking design, allowing high quality concurrent checking by means of hardware cost drastically lower than duplication; signature monitoring, allowing low cost concurrent error detection for FSMs; on-line monitoring of reliability relevant parameters such as current, temperature, abnormal delay, signal activity during steady state, radiation dose, clock waveforms, etc.; exploitation of standard BIST, or implementation of BIST techniques specific to on-line testing (Transparent BIST, Built-In Concurrent Self-Test,...); exploitation of scan paths to transfer internal states for performing various tasks for on-line testing or fault tolerance; fail-safe techniques for VLSI, avoiding complex fail-safe interfaces using discrete components; radiation hardened designs, avoiding expensive fabrication process such as SOI, etc.
引用
收藏
页码:7 / 20
页数:14
相关论文
共 50 条
  • [1] On-Line Testing for VLSI—A Compendium of Approaches
    M. Nicolaidis
    Y. Zorian
    Journal of Electronic Testing, 1998, 12 : 7 - 20
  • [2] On-line testing for VLSI
    Nicolaidis, M
    ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, : 1042 - 1042
  • [3] On-line testing for VLSI: state of the art and trends
    Nicolaidis, M
    INTEGRATION-THE VLSI JOURNAL, 1998, 26 (1-2) : 197 - 209
  • [4] ADOLT - An ADaptable On-Line Testing scheme for VLSI circuits
    Maamar, A
    Russell, G
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS, 1999, : 770 - 771
  • [5] A unified approach for off-line and on-line testing of VLSI systems
    Lala, PK
    Yang, S
    Busaba, F
    1996 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 1996, : 195 - 203
  • [6] ON-LINE TESTING
    RUTLEDGE, WC
    TAPPI, 1973, 56 (02): : 4 - 5
  • [7] On-line planarity testing
    DiBattista, G
    Tamassia, R
    SIAM JOURNAL ON COMPUTING, 1996, 25 (05) : 956 - 997
  • [8] A Binary Decision Diagram based on-line testing of digital VLSI circuits for feedback bridging faults
    Biswal, Pradeep Kumar
    Biswas, Santosh
    MICROELECTRONICS JOURNAL, 2015, 46 (07) : 598 - 616
  • [9] ON-LINE COMPENDIUM OF TRIANGLE CONSTRUCTION PROBLEMS WITH AUTOMATICALLY GENERATED SOLUTIONS
    Marinkovic, Vesna
    TEACHING OF MATHEMATICS, 2015, 18 (01): : 29 - 44
  • [10] SELF-TESTING APPROACHES FOR VLSI ARRAYS
    HUANG, WK
    LOMBARDI, F
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1993, 140 (03): : 175 - 183