A high resolution flash time-to-digital converter taking into account process variability

被引:0
|
作者
Minas, Nikolaos [1 ]
Kinniment, David [1 ]
Heron, Keith [1 ]
Russell, Gordon [1 ]
机构
[1] Univ Newcastle, Newcastle Upon Tyne, Tyne & Wear, England
基金
英国工程与自然科学研究理事会;
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Timing issues are a major concern -in the design of high performance synchronous, asynchronous circuits and GALS. Investigations into the causes of many timing problems cannot be satisfactorily undertaken using external equipment due to its remoteness from the source of the potential problem; this necessitates the development of on-chip time measurement circuitry. Current techniques have the capability of resolving timing differences down to 5ps [1], however further improvement is impeded by process variations. This paper describes a flash Time to Digital Converter (TDC) suitable for on-chip implementation. The theory to overcome the effects of process variations, potentially permitting the time resolution down to one picosecond is described. Proof of concept is demonstrated by implementing the techniques in an FPGA, improving on the current resolution of FPGA implementation of a TDC.
引用
收藏
页码:163 / +
页数:2
相关论文
共 50 条
  • [31] A High-Resolution Time-to-Digital Converter Based on Parallel Delay Elements
    Yao, Chen
    Jonsson, Fredrik
    Chen, Jian
    Zheng, Li-Rong
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [32] A high resolution digital CMOS time-to-digital converter based on nested delay locked loops
    Mantyniemi, A
    Rahkonen, T
    Kostamovaara, J
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 537 - 540
  • [33] Monolithic time-to-digital converter with 20ps resolution
    Tisa, S
    Lotito, A
    Giudice, A
    Zappa, F
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 465 - 468
  • [34] A high resolution Time-to-Digital Converter on FPGA for Time-Correlated Single Photon Counting
    Yuan, Qiuchen
    Zhang, Bowei
    Wu, Jerry
    Zaghloul, Mona E.
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 900 - 903
  • [35] A New High-resolution, Temperature-compensated Cyclic Time-to-Digital Converter
    Wu, Sau-Mou
    Li, Min-Hau
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 82 - 85
  • [36] A High-Resolution Pipeline Time-to-Digital Converter in 0.18μm CMOS Technology
    Wang, Yongsheng
    Ye, Qiao
    Zhao, Han
    Liu, Xiaowei
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 624 - 627
  • [37] High-resolution time-to-digital converter utilising fractional difference conversion scheme
    Xing, N.
    Shin, W. -Y.
    Jeong, D. -K.
    Kim, S.
    ELECTRONICS LETTERS, 2010, 46 (06) : 398 - U32
  • [38] A high-resolution stochastic time-to-digital converter with edge-interchange scheme
    Wang, Zixuan
    Wu, Jianhui
    Ji, Xincun
    IEICE ELECTRONICS EXPRESS, 2013, 10 (09):
  • [39] A Fast High-Resolution Time-to-Digital Converter Implemented in a Zynq 7010 SoC
    Adamic, Michel
    Trost, Andrej
    2019 27TH AUSTROCHIP WORKSHOP ON MICROELECTRONICS (AUSTROCHIP), 2019, : 29 - 34
  • [40] Implementation of high-resolution time-to-digital converter in 8-bit microcontrollers
    Bengtsson, Lars E.
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2012, 83 (04):