A 1-3 GHz Delta-Sigma-Based Closed-Loop Fully Digital Phase Modulator in 45-nm CMOS SOI

被引:6
作者
Gheidi, Hamed [1 ,2 ]
Nakatani, Toshifumi [2 ]
Leung, Vincent W. [3 ]
Asbeck, Peter M. [1 ]
机构
[1] Univ Calif San Diego, Dept Elect & Comp Engn, La Jolla, CA 92093 USA
[2] MaXentric Technol Inc, Ft Lee, NJ 07024 USA
[3] Univ Calif San Diego, La Jolla, CA 92093 USA
关键词
Delay-locked loop (DLL); delta-sigma modulator (DSM); digital signal processing; phase modulator; tapped delay line; TRANSMITTER; PLL;
D O I
10.1109/JSSC.2017.2656139
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a new fully digital architecture for an RF phase modulator with significantly improved phase resolution. The modulator utilizes 32 variable delay-lines in a delay-locked loop (DLL) configuration to provide 1-3 GHz operation with coarse 5-bit resolution. A 5-bit low-glitch multiplexer with accurate delay control on the control lines is used to select different taps of the DLL according to the baseband digital phase data to generate the desired phase modulated signal at the output. To further increase the effective resolution, a high speed 10-bit input, 5-bit output digital delta-sigma modulator (DSM) is added in front of the multiplexer. The DSM compensates for the phase truncation occurring in the 5-bit DLL. The impact of delay mismatch and phase offset in the DLL on the phase modulator output performance are studied. The phase modulator IC is implemented in 45-nm CMOS SOI and achieves <2% rms EVM together with 55-dB rejection of close-to-carrier emissions for an 8-Mb/s GMSK signal at 2.3 GHz, with power consumption below 35 mW.
引用
收藏
页码:1185 / 1195
页数:11
相关论文
共 18 条
  • [1] A 0.1-1.5 GHz 8-bit Inverter-Based Digital-to-Phase Converter Using Harmonic Rejection
    Chen, Ming-Shuan
    Hafez, Amr Amin
    Yang, Chih-Kong Ken
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (11) : 2681 - 2692
  • [2] Diddi Varish, 2015, 2015 IEEE Compound Semiconductor Integrated Circuit Symposium (CSICS), P1, DOI 10.1109/CSICS.2015.7314484
  • [3] Gheidi H, 2016, IEEE RAD FREQ INTEGR, P158, DOI 10.1109/RFIC.2016.7508275
  • [4] Gheidi H, 2016, IEEE RADIO WIRELESS, P187, DOI 10.1109/RWS.2016.7444400
  • [5] Modeling and Application of Process Damping in Milling of Thin-Walled Workpiece Made of Titanium Alloy
    Li, Xin
    Zhao, Wei
    Li, Liang
    He, Ning
    Chi, ShengWei
    [J]. SHOCK AND VIBRATION, 2015, 2015
  • [6] A Wideband PLL-Based G/FSK Transmitter in 0.18 μm CMOS
    Liu, Yao-Hong
    Lin, Tsung-Hsien
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (09) : 2452 - 2462
  • [7] Madoglio P., 2012, 2012 IEEE International Solid-State Circuits Conference (ISSCC), P168, DOI 10.1109/ISSCC.2012.6176962
  • [8] Marzin G., 2012, 2012 IEEE International Solid-State Circuits Conference (ISSCC), P342, DOI 10.1109/ISSCC.2012.6177007
  • [9] Nidhi N, 2015, IEEE RAD FREQ INTEGR, P91, DOI 10.1109/RFIC.2015.7337712
  • [10] Nuyts PAJ, 2013, IEEE RAD FREQ INTEGR, P419