Study and analysis of system LSI design methodologies using C-based behavioral synthesis

被引:0
|
作者
Kurokawa, H [1 ]
Ikegami, H
Otsubo, M
Asao, K
Kirigaya, K
Misu, K
Takahashi, S
Kawatsu, T
Niita, K
Ryu, H
Wakabayashi, K
Tomobe, M
Takahashi, W
Mukouyama, A
Takenaka, T
机构
[1] NEC Corp Ltd, Electron Devices, Kawasaki, Kanagawa 2118666, Japan
[2] NEC Micro Syst Ltd, Kawasaki, Kanagawa 2110063, Japan
[3] NEC Corp Ltd, Multimedia Res Lab, Kawasaki, Kanagawa 2118666, Japan
关键词
C-based design; behavioral synthesis; verification; design productivity; model abstraction;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes the effects of system LSI design with C language-based behavioral synthesis following several trials of design period reduction and quality improvement for a variety of circuit types. The results of these trials are analyzed from the viewpoints of description productivity, verification productivity, reusability and design flexibility as well as hardware and software co-verification. First the C-based design flow proposed by the authors is described, and the design productivity and verification productivity under this design flow is compared to RTL design. The reusability of the behavioral IP core and its efficiency with HW/SW co-verification are also shown using design examples. Next, using the example of an MPEG-4 video decoder design, a typical design process in a C-based design is shown with considerations regarding verification efficiency, reusability of the IP core and HW/SW co-verification. Finally, the authors' perspectives regarding future directions of system LSI design are discussed.
引用
收藏
页码:787 / 798
页数:12
相关论文
共 18 条
  • [1] C-based High-level Synthesis system, "Cyber" - Design experience
    Wakabayashi, K
    NEC RESEARCH & DEVELOPMENT, 2000, 41 (03): : 264 - 268
  • [2] Trend of system level design and an approach to C-based design
    Kambe, T
    Yamada, A
    Yamaguchi, M
    MICROELECTRONICS JOURNAL, 2002, 33 (11) : 875 - 880
  • [3] C-based SoC design flow and EDA tools: An ASIC and system vendor perspective
    Wakabayashi, K
    Okamoto, T
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (12) : 1507 - 1522
  • [4] C-Based RTL Design Method for Circuit Switched Network on Chips
    Fujiya, Kensuke
    Isshiki, Tsuyoshi
    Li, Dongju
    Kunieda, Hiroaki
    2015 6TH INTERNATIONAL CONFERENCE OF INFORMATION AND COMMUNICATION TECHNOLOGY FOR EMBEDDED SYSTEMS (IC-ICTES), 2015,
  • [5] Mixed-grained reconfigurable architecture supporting flexible reliability and C-based design
    Konoura, Hiroaki
    Alnajjar, Dawood
    Mitsuyama, Yukio
    Ochi, Hiroyuki
    Imagawa, Takashi
    Noda, Shinichi
    Wakabayashi, Kazutoshi
    Hashimoto, Masanori
    Onoye, Takao
    2013 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2013,
  • [6] Implementation of FPGA based Firewall Using Behavioral Synthesis
    Kamat, Rajanish K.
    Gaikwad, Pawan K.
    Shinde, Santosh A.
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2010, 10 (06): : 199 - 203
  • [7] Reliability-Configurable Mixed-Grained Reconfigurable Array Supporting C-Based Design and Its Irradiation Testing
    Konoura, Hiroaki
    Alnajjar, Dawood
    Mitsuyama, Yukio
    Shimada, Hajime
    Kobayashi, Kazutoshi
    Kanbara, Hiroyuki
    Ochi, Hiroyuki
    Imagawa, Takashi
    Wakabayashi, Kazutoshi
    Hashimoto, Masanori
    Onoye, Takao
    Onodera, Hidetoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2014, E97A (12) : 2518 - 2529
  • [8] A behavioral analysis and verification approach to pattern-based design composition
    Jing Dong
    Paulo S.C. Alencar
    Donald D. Cowan
    Software and Systems Modeling, 2004, 3 (4) : 262 - 272
  • [9] Behavioral synthesis of fault secure controller/datapaths based on aliasing probability analysis
    Lakshminarayana, G
    Raghunathan, A
    Jha, NK
    IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (09) : 865 - 885
  • [10] Design of a Vaccine Passport Validation System Using Blockchain-based Architecture: Development Study
    Lee, Hsiu An
    Wu, Wei-Chen
    Kung, Hsin-Hua
    Udayasankaran, Jai Ganesh
    Wei, Yu-Chih
    Kijsanayotin, Boonchai
    Marcelo, Alvin B.
    Hsu, Chien-Yeh
    JMIR PUBLIC HEALTH AND SURVEILLANCE, 2022, 8 (04):