Effective path selection for delay fault testing of sequential circuits

被引:8
|
作者
Chakraborty, TJ [1 ]
Agrawal, VD [1 ]
机构
[1] AT&T Bell Labs, Lucent Technol, Princeton, NJ 08540 USA
关键词
D O I
10.1109/TEST.1997.639716
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper outlines several problems related to the delay fault testing of sequential circuits. For timing test of a circuit and for layout optimization, critical path data are needed. When critical paths are identified by a static timing analyzer, many of the selected paths cannot be activated functionally. Such paths are sequential false paths. However, many of these paths can be activated and tested in the full or partial scan mode due to the increased controllability and observability. Therefore, it is possible that detection of a timing error on a sequential false path, when scan mode is used, can lead to the rejection of a functionally good circuit. We propose that these paths should not be targeted during delay test if scan mode is used. Similarly, sequential false paths should not be used for layout optimization or for selection of maximum clock rate. We present a novel algorithm to identify these paths. This algorithm is based on functional analysis of each target path for single and multiple path activation. If a path cannot be activated either way, it si sequentially false.
引用
收藏
页码:998 / 1003
页数:6
相关论文
共 50 条
  • [41] Resynthesis of combinational circuits for path count reduction and for path delay fault testability
    Krstic, Angela
    Cheng, Kwang-Ting
    Journal of Electronic Testing: Theory and Applications (JETTA), 1997, 11 (01): : 43 - 54
  • [42] Resynthesis of Combinational Circuits for Path Count Reduction and for Path Delay Fault Testability
    Angela Krstić
    Kwang-Ting Cheng
    Journal of Electronic Testing, 1997, 11 : 43 - 54
  • [43] A critical path selection method for delay testing
    Padmanaban, S
    Tragoudas, S
    INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 232 - 241
  • [44] Evaluation of delay testing based on path selection
    Fukunaga, M
    Kajihara, S
    Takeoka, S
    Yoshimura, S
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2003, E86A (12) : 3208 - 3210
  • [45] Path-delay fault diagnosis in non-scan sequential circuits with at-speed test application
    Pant, P
    Chatterjee, A
    INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 245 - 252
  • [46] An adaptive path selection method for delay testing
    Jone, WB
    Yeh, WS
    Yeh, CW
    Das, SR
    IMTC/2000: PROCEEDINGS OF THE 17TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE: SMART CONNECTIVITY: INTEGRATING MEASUREMENT AND CONTROL, 2000, : 212 - 216
  • [47] An adaptive path selection method for delay testing
    Jone, WB
    Yeh, WS
    Yeh, CW
    Das, SR
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2001, 50 (05) : 1109 - 1118
  • [48] Exact Path Delay Fault Coverage Calculation of Partitioned Circuits
    Kocan, Fatih
    Li, Lun
    Saab, Daniel G.
    IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (06) : 858 - 864
  • [49] Efficient path selection for delay testing based on path clustering
    Tani, S
    Teramoto, M
    Fukazawa, T
    Matsuhiro, K
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1999, 15 (1-2): : 75 - 85
  • [50] Efficient Path Selection for Delay Testing Based on Path Clustering
    Seiichiro Tani
    Mitsuo Teramoto
    Tomoo Fukazawa
    Kazuyoshi Matsuhiro
    Journal of Electronic Testing, 1999, 15 : 75 - 85