Effective path selection for delay fault testing of sequential circuits

被引:8
|
作者
Chakraborty, TJ [1 ]
Agrawal, VD [1 ]
机构
[1] AT&T Bell Labs, Lucent Technol, Princeton, NJ 08540 USA
关键词
D O I
10.1109/TEST.1997.639716
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper outlines several problems related to the delay fault testing of sequential circuits. For timing test of a circuit and for layout optimization, critical path data are needed. When critical paths are identified by a static timing analyzer, many of the selected paths cannot be activated functionally. Such paths are sequential false paths. However, many of these paths can be activated and tested in the full or partial scan mode due to the increased controllability and observability. Therefore, it is possible that detection of a timing error on a sequential false path, when scan mode is used, can lead to the rejection of a functionally good circuit. We propose that these paths should not be targeted during delay test if scan mode is used. Similarly, sequential false paths should not be used for layout optimization or for selection of maximum clock rate. We present a novel algorithm to identify these paths. This algorithm is based on functional analysis of each target path for single and multiple path activation. If a path cannot be activated either way, it si sequentially false.
引用
收藏
页码:998 / 1003
页数:6
相关论文
共 50 条
  • [21] On redundant path delay faults in synchronous sequential circuits
    Tekumalla, RC
    Menon, PR
    IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (03) : 277 - 282
  • [22] ON DELAY FAULT TESTING IN COMBINATIONAL-CIRCUITS
    ANTREICH, KJ
    FUCHS, K
    FINK, F
    FREQUENZ, 1990, 44 (3-4) : 103 - 111
  • [23] ON DELAY FAULT TESTING IN LOGIC-CIRCUITS
    LIN, CJ
    REDDY, SM
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1987, 6 (05) : 694 - 703
  • [24] Path delay fault diagnosis in combinational circuits with implicit fault enumeration
    Pant, P
    Hsu, YC
    Gupta, SK
    Chatterjee, A
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (10) : 1226 - 1235
  • [25] Test Sets for Robust Path Delay Fault Testing on Two-Rail Logic Circuits
    Namba, Kazuteru
    Ito, Hideo
    IEEE TRANSACTIONS ON COMPUTERS, 2011, 60 (10) : 1459 - 1470
  • [26] Probabilistic model for path delay fault testing
    Su, Chih-Yuang
    Wu, Cheng-Wen
    2000, IIS, Taipei, Taiwan (16)
  • [27] A probabilistic model for path delay fault testing
    Su, CY
    Wu, CW
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2000, 16 (05) : 783 - 794
  • [28] Critical path selection for delay fault testing based upon a statistical timing model
    Wang, LC
    Liou, JJ
    Cheng, KT
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (11) : 1550 - 1565
  • [29] DFSIM: A gate-delay fault simulator for sequential circuits
    Cavallera, P
    Girard, P
    Landrault, C
    Pravossoudovitch, S
    EUROPEAN DESIGN & TEST CONFERENCE 1996 - ED&TC 96, PROCEEDINGS, 1996, : 79 - 87
  • [30] DELAY-FAULT PROPAGATION IN SYNCHRONOUS SEQUENTIAL-CIRCUITS
    CAVALLERA, P
    GIRARD, P
    LANDRAULT, C
    PRAVOSSOUDOVITCH, S
    ELECTRONICS LETTERS, 1994, 30 (10) : 765 - 767