Effective path selection for delay fault testing of sequential circuits

被引:8
|
作者
Chakraborty, TJ [1 ]
Agrawal, VD [1 ]
机构
[1] AT&T Bell Labs, Lucent Technol, Princeton, NJ 08540 USA
关键词
D O I
10.1109/TEST.1997.639716
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper outlines several problems related to the delay fault testing of sequential circuits. For timing test of a circuit and for layout optimization, critical path data are needed. When critical paths are identified by a static timing analyzer, many of the selected paths cannot be activated functionally. Such paths are sequential false paths. However, many of these paths can be activated and tested in the full or partial scan mode due to the increased controllability and observability. Therefore, it is possible that detection of a timing error on a sequential false path, when scan mode is used, can lead to the rejection of a functionally good circuit. We propose that these paths should not be targeted during delay test if scan mode is used. Similarly, sequential false paths should not be used for layout optimization or for selection of maximum clock rate. We present a novel algorithm to identify these paths. This algorithm is based on functional analysis of each target path for single and multiple path activation. If a path cannot be activated either way, it si sequentially false.
引用
收藏
页码:998 / 1003
页数:6
相关论文
共 50 条
  • [1] Path delay fault simulation of sequential circuits
    Chakraborty, TJ
    Agrawal, VD
    Bushnell, ML
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (02) : 223 - 228
  • [2] Testable path delay fault cover for sequential circuits
    Krstic, A
    Chakradhar, ST
    Cheng, KT
    EURO-DAC '96 - EUROPEAN DESIGN AUTOMATION CONFERENCE WITH EURO-VHDL '96 AND EXHIBITION, PROCEEDINGS, 1996, : 220 - 226
  • [3] Testable path delay fault cover for sequential circuits
    Krstic, A
    Chakradhar, ST
    Cheng, KT
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2000, 16 (05) : 673 - 686
  • [4] Recursive Path Selection For Delay Fault Testing
    Chung, Jaeyong
    Abraham, Jacob A.
    2009 27TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2009, : 65 - 70
  • [5] Delay fault diagnosis in sequential circuits based on path tracing
    Girard, P
    Landrault, C
    Pravossoudovitch, S
    Rodriguez, B
    INTEGRATION-THE VLSI JOURNAL, 1995, 19 (03) : 199 - 218
  • [6] Implicit and exact path delay fault grading in sequential circuits
    Kumar, MMV
    Tragoudas, S
    Chakravarty, S
    Jayabharathi, R
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 990 - 995
  • [7] On effective criterion of path selection for delay testing
    Fukunaga, M
    Kajihara, S
    Takeoka, S
    Yosimura, S
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 757 - 762
  • [8] A flexible path selection procedure for path delay fault testing
    Pomeranz, I
    Reddy, SM
    17TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1999, : 152 - 159
  • [9] On variable clock methods for path delay testing of sequential circuits
    Chakraborty, TJ
    Agrawal, VD
    Bushnell, ML
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (11) : 1237 - 1249
  • [10] Parameterized critical path selection for delay fault testing
    Siebert, Miroslav
    Gramatova, Elena
    2015 IEEE 18TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS 2015), 2015, : 153 - 156