共 50 条
- [2] Design and implementaion of a 2D-DCT architecture using coefficient distributed arithmetic IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW FRONTIERS IN VLSI DESIGN, 2005, : 162 - 166
- [4] A NEW HARDWARE FRIENDLY 2D-DCT HEVC COMPLIANT ALGORITHM AND ITS HIGH THROUGHPUT AND LOW POWER HARDWARE DESIGN 2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 654 - 657
- [5] Low power small area high performance 2D-DCT architecture IDT 2007: SECOND INTERNATIONAL DESIGN AND TEST WORKSHOP, PROCEEDINGS, 2007, : 120 - 125
- [7] A 600MHz 2D-DCT processor for MPEG applications THIRTY-FIRST ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 1527 - 1531
- [8] An efficient VLSI architecture for 2D-DCT using direct method 2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 393 - 396
- [9] An optimized DCT based hardware design for FPGA implementation of high altitude images SCONEST 2004: Student Conference on Engineering Sciences and Technology, 2002, : 60 - 66