An Optimized Hardware Design for high speed 2D-DCT processor based on modified Loeffler architecture

被引:0
|
作者
Sadaghiani, AbdolVahab Khalili [1 ]
Ghanbari, Mohammed [1 ]
机构
[1] Univ Tehran, Sch Elect & Comp Engn, Tehran, Iran
关键词
2D-DCT transform; high speed architecture; 8*8 block; threshold; image compression; video compression; VHDL; ALGORITHM; DCT;
D O I
10.1109/iraniancee.2019.8786608
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Discrete Cosine Transform (DCT) has an important role in image compression. This paper presents a fast 2D-DCT architecture for hardware efficient embedded systems and power limited applications such as Internet of Things (IoT). The proposed design both from a structure point of view and operation reduction point of view has two headed approaches toward the problem of image and video compression. It includes a modified high speed architecture using an extra operational reducing technique. Reduction of operations occurs in two stages while computing 8 point DCT transform of the blocks. Defining the appropriate threshold for comparing DCT domain of two rows of an 8*8 block. Approximating DCT operations column-wise is the additional approach of the paper. The architecture is implemented on Xilinx Vivado 2018.2 with VHDL language on Artix-7 FPGA. 207 MHz clock frequency has achieved.
引用
收藏
页码:1476 / 1480
页数:5
相关论文
共 50 条
  • [1] A 2-D DCT Hardware Codec based on Loeffler Algorithm
    Martisius, I.
    Birvinskas, D.
    Jusas, V.
    Tamosevicius, Z.
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2011, (07) : 47 - 50
  • [2] Design and implementaion of a 2D-DCT architecture using coefficient distributed arithmetic
    Ghosh, S
    Venigalla, S
    Bayoumi, M
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW FRONTIERS IN VLSI DESIGN, 2005, : 162 - 166
  • [3] Effective Hardware Accelerator for 2D DCT/IDCT Using Improved Loeffler Architecture
    Zhou, Zhiwei
    Pan, Zhongliang
    IEEE ACCESS, 2022, 10 : 11011 - 11020
  • [4] A NEW HARDWARE FRIENDLY 2D-DCT HEVC COMPLIANT ALGORITHM AND ITS HIGH THROUGHPUT AND LOW POWER HARDWARE DESIGN
    Braatz, Luciano Almeida
    Schneider Beck, Antonio Carlos
    Zatt, Bruno
    Agostini, Luciano Volcan
    Palomino, Daniel Munari
    Porto, Marcelo Schiavon
    2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 654 - 657
  • [5] Low power small area high performance 2D-DCT architecture
    Rizk, Mohamed R. M.
    Ammar, Mostafa
    IDT 2007: SECOND INTERNATIONAL DESIGN AND TEST WORKSHOP, PROCEEDINGS, 2007, : 120 - 125
  • [6] Hardware-Efficient 2D-DCT/IDCT Architecture for Portable HEVC-Compliant Devices
    Singhadia, Ashish
    Mamillapalli, Meghan
    Chakrabarti, Indrajit
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2020, 66 (03) : 203 - 212
  • [7] A 600MHz 2D-DCT processor for MPEG applications
    Sarmiento, R
    Pulido, C
    Tobajas, F
    Armas, V
    Esper-Chain, R
    Lopez, J
    Montiel-Nelson, J
    Nunez, A
    THIRTY-FIRST ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 1527 - 1531
  • [8] An efficient VLSI architecture for 2D-DCT using direct method
    Jian, BL
    Xuan, Z
    Rong, TJ
    Yue, L
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 393 - 396
  • [9] An optimized DCT based hardware design for FPGA implementation of high altitude images
    Rashid, HU
    Basart, J
    SCONEST 2004: Student Conference on Engineering Sciences and Technology, 2002, : 60 - 66
  • [10] Efficient architecture of variable size HEVC 2D-DCT for FPGA platforms
    Chen, Min
    Zhang, Yuanzhi
    Lu, Chao
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2017, 73 : 1 - 8