Low power multiplier designs based on improved column bypassing schemes

被引:0
作者
Hwang, Ying-Tsung [1 ]
Lin, Jin-Fa [2 ]
Sheu, Ming-Hwa [2 ]
Sheu, Chia-Jen [2 ]
机构
[1] Natl Chung Hsing Univ, Dept Elect Engn, Taichung 40227, Taiwan
[2] Natl Yunlin Univ Sci & Technol, Dept Elect Engn, Touliu, Yunlin, Taiwan
来源
2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS | 2006年
关键词
low power; multiplier; bypassing scheme;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we proposed two novel low power multiplier designs based on improved column bypassing schemes. The power saving comes from bypassing signals along those adder columns in the array multiplier corresponding to zero bits in the multiplicand. Spurious signal switching activities can then be eliminated when bypassing occurs. The proposed designs successfully resolve the adverse DC power consumption problem in previous research due to troublesome tri-state input buffers. Our designs also implement the bypassing logic cleverly via (CMOS)-M-2 circuitry and eliminate the costly (both circuit- and power-wise) multiplexers. The circuit overheads of the proposed designs can be as low as 10% compared with 54% in [7]. Simulations results also indicate previous work may fail to gain any power saving (and actually deteriorate power consumption) when Vdd is higher than 1.6V. Our designs, nonetheless, achieve power saving consistently in different working conditions and the best saving can be as much as 29%.
引用
收藏
页码:594 / +
页数:2
相关论文
共 7 条
[1]   A micropower low-voltage multiplier with reduced spurious switching [J].
Chong, KS ;
Gwee, BH ;
Chang, JS .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (02) :255-265
[2]   A novel architecture for low-power design of parallel multipliers [J].
Fayed, AA ;
Bayoumi, MA .
IEEE COMPUTER SOCIETY WORKSHOP ON VLSI 2001, PROCEEDINGS, 2001, :149-154
[3]  
HONG S, 1999, 1999 12 ANN IEEE INT, P286
[4]   High performance low power away multiplier using temporal tiling [J].
Mahant-Shetti, SS ;
Balsara, PT ;
Lemonds, C .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (01) :121-124
[5]  
Ohban J, 2002, APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, P13, DOI 10.1109/APCCAS.2002.1115097
[6]  
SAKUTA T, 1995, IEEE S LOW POW EL, P36, DOI DOI 10.1109/LPE.1995.482454
[7]   Low-power parallel multiplier with column bypassing [J].
Wen, MC ;
Wang, SJ ;
Lin, YN .
ELECTRONICS LETTERS, 2005, 41 (10) :581-583