共 7 条
[2]
A novel architecture for low-power design of parallel multipliers
[J].
IEEE COMPUTER SOCIETY WORKSHOP ON VLSI 2001, PROCEEDINGS,
2001,
:149-154
[3]
HONG S, 1999, 1999 12 ANN IEEE INT, P286
[5]
Ohban J, 2002, APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, P13, DOI 10.1109/APCCAS.2002.1115097
[6]
SAKUTA T, 1995, IEEE S LOW POW EL, P36, DOI DOI 10.1109/LPE.1995.482454