Performance Evaluation of Silicon Nanowire Gate-All-Around Field-Effect Transistors and Their Dependence of Channel Length and Diameter

被引:3
|
作者
Bahador, Siti Norazlin [1 ]
Tan, Michael Loong Peng [1 ]
Ismail, Razali [1 ]
机构
[1] Univ Teknol Malaysia, Fac Elect Engn, Skudai 81310, Johor, Malaysia
关键词
Device Modeling; HSPICE; Simulation; SiNW; MOSFET; Logic Gates; GAA; 32; nm; TOP-DOWN APPROACH; LOGIC; DEVICES; MOSFET; MODEL;
D O I
10.1166/sam.2015.2179
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The performance of a semiconducting Silicon Nanowire (SiNW) Gate-All-Around (GAA) transistors as basic logic gates are assessed and tabulated for certain metric, against those of metal-oxide-semiconductor field-effect transistors (MOSFETs). Both SiNW and nano-MOSFET models agree considerably well with the trends available in experimental data. The simulation results show that silicon nanowire can significantly reduce the drain-induced barrier lowering effect and subthreshold swing in silicon channel replacement while sustaining smaller channel area at higher current density. Performance metrics of SiNWFET and MOSEFET, namely propagation delay, energy-delay product, and power-delay product for logic gates, namely NAND and NOR, are presented. In addition, the influence of nanowire channel length and diameter over drain-induced barrier lowering (DIBL) and substhreshold swing (SS) in SiNWFET are also explored and compared with other experimental data. It has been shown that the SiNWFET model has a lower power-delay product (PDP) and energy-delay product (EDP) than of the 32 nm MOSFET Predictive Technology Model (PTM) in the circuit simulations. Shorter length and smaller diameter nanowire are desired to suppress short channel effects. Ultimately, SiNWFET have superior performance compared to nano-MOSFET due to the nearly ideal carrier transport in quasi-one dimensional structure.
引用
收藏
页码:190 / 198
页数:9
相关论文
共 50 条
  • [41] Ge0.95Sn0.05 Gate-All-Around p-Channel Metal-Oxide-Semiconductor Field-Effect Transistors with Sub-3 nm Nanowire Width
    Kang, Yuye
    Xu, Shengqiang
    Han, Kaizhen
    Kong, Eugene Y-J
    Song, Zhigang
    Luo, Sheng
    Kumar, Annie
    Wang, Chengkuan
    Fan, Weijun
    Liang, Gengchiau
    Gong, Xiao
    NANO LETTERS, 2021, 21 (13) : 5555 - 5563
  • [42] Effects of corner angle of trapezoidal and triangular channel cross-sections on electrical performance of silicon nanowire field-effect transistors with semi gate-around structure
    Sato, Soshi
    Kakushima, Kuniyuki
    Ahmet, Parhat
    Ohmori, Kenji
    Natori, Kenji
    Yamada, Keisaku
    Iwai, Hiroshi
    SOLID-STATE ELECTRONICS, 2011, 65-66 : 2 - 8
  • [43] Vertical Sandwich Gate-All-Around Field-Effect Transistors With Self-Aligned High-k Metal Gates and Small Effective-Gate-Length Variation
    Yin, Xiaogen
    Zhang, Yongkui
    Zhu, Huilong
    Wang, G. L.
    Li, J. J.
    Du, A. Y.
    Li, C.
    Zhao, L. H.
    Huang, W. X.
    Yang, H.
    Xie, L.
    Ai, X. Z.
    Zhang, Y. B.
    Jia, K. P.
    Wu, Z. H.
    Ma, X. L.
    Zhang, Q. Z.
    Mao, S. J.
    Xiang, J. J.
    Gao, J. F.
    He, X. B.
    Bai, G. B.
    Lu, Y. H.
    Zhou, N.
    Kong, Z. Z.
    Zhang, Y.
    Zhao, J.
    Ma, S. S.
    Xuan, Z. H.
    Li, Y. Y.
    Li, L.
    Zhang, Q. H.
    Han, J. H.
    Chen, R. L.
    Qu, Y.
    Yang, T.
    Luo, J.
    Li, J. F.
    Yin, H. X.
    Radamson, H.
    Zhao, C.
    Wang, W. W.
    Ye, T. C.
    IEEE ELECTRON DEVICE LETTERS, 2020, 41 (01) : 8 - 11
  • [44] Random telegraph signal noise in gate-all-around silicon nanowire transistors featuring Coulomb-blockade characteristics
    Zhuge, Jing
    Zhang, Liangliang
    Wang, Runsheng
    Huang, Ru
    Kim, Dong-Won
    Park, Donggun
    Wang, Yangyuan
    APPLIED PHYSICS LETTERS, 2009, 94 (08)
  • [45] Analyses on Small-Signal Parameters and Radio-Frequency Modeling of Gate-All-Around Tunneling Field-Effect Transistors
    Cho, Seongjae
    Lee, Jae Sung
    Kim, Kyung Rok
    Park, Byung-Gook
    Harris, James S., Jr.
    Kang, In Man
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (12) : 4164 - 4171
  • [46] Vertical 3D diamond field effect transistors with nanoscale gate-all-around
    Sun, Chi
    Du, Shuo
    Guo, Yang
    Hao, Tingting
    Zhao, Linyuan
    Liang, Renrong
    Ye, Haitao
    Li, Junjie
    Gu, Changzhi
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2022, 148
  • [47] TID Response of Nanowire Field-Effect Transistors: Impact of the Back-Gate Bias
    Riffaud, J.
    Gaillardin, M.
    Marcandella, C.
    Richard, N.
    Duhamel, O.
    Martinez, M.
    Raine, M.
    Paillet, P.
    Lagutere, T.
    Andrieu, F.
    Barraud, S.
    Vinet, M.
    Faynot, O.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2020, 67 (10) : 2172 - 2178
  • [48] Physical analysis of β-Ga2O3 gate-all-around nanowire junctionless transistors: short-channel effects and temperature dependence
    Motamedi, Aida
    Orouji, Ali A.
    Madadi, Dariush
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2022, 21 (01) : 197 - 205
  • [49] Device performance tuning of Ge gate-all-around tunneling field effect transistors by means of GeSn: Potential and challenges
    Rolseth, Erlend G.
    Blech, Andreas
    Fischer, Inga A.
    Hashad, Youssef
    Koerner, Roman
    Kostecki, Konrad
    Kruglov, Aleksei
    Srinivasan, V. S. Senthil
    Weiser, Mathias
    Wendav, Torsten
    Busch, Kurt
    Schulze, Joerg
    2017 40TH INTERNATIONAL CONVENTION ON INFORMATION AND COMMUNICATION TECHNOLOGY, ELECTRONICS AND MICROELECTRONICS (MIPRO), 2017, : 57 - 65
  • [50] Co-existence of Random Telegraph Noise and Single-Hole-Tunneling State in Gate-All-Around PMOS Silicon Nanowire Field-Effect-Transistors
    Hong, ByoungHak
    Lee, SeongJoo
    Hwang, SungWoo
    Cho, KeunHwi
    Yeo, Kyoung Hwan
    Kim, Dong-Won
    Jin, Gyoyoung
    Park, Donggun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2011, 11 (02) : 80 - 87