Performance Evaluation of Silicon Nanowire Gate-All-Around Field-Effect Transistors and Their Dependence of Channel Length and Diameter

被引:3
|
作者
Bahador, Siti Norazlin [1 ]
Tan, Michael Loong Peng [1 ]
Ismail, Razali [1 ]
机构
[1] Univ Teknol Malaysia, Fac Elect Engn, Skudai 81310, Johor, Malaysia
关键词
Device Modeling; HSPICE; Simulation; SiNW; MOSFET; Logic Gates; GAA; 32; nm; TOP-DOWN APPROACH; LOGIC; DEVICES; MOSFET; MODEL;
D O I
10.1166/sam.2015.2179
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The performance of a semiconducting Silicon Nanowire (SiNW) Gate-All-Around (GAA) transistors as basic logic gates are assessed and tabulated for certain metric, against those of metal-oxide-semiconductor field-effect transistors (MOSFETs). Both SiNW and nano-MOSFET models agree considerably well with the trends available in experimental data. The simulation results show that silicon nanowire can significantly reduce the drain-induced barrier lowering effect and subthreshold swing in silicon channel replacement while sustaining smaller channel area at higher current density. Performance metrics of SiNWFET and MOSEFET, namely propagation delay, energy-delay product, and power-delay product for logic gates, namely NAND and NOR, are presented. In addition, the influence of nanowire channel length and diameter over drain-induced barrier lowering (DIBL) and substhreshold swing (SS) in SiNWFET are also explored and compared with other experimental data. It has been shown that the SiNWFET model has a lower power-delay product (PDP) and energy-delay product (EDP) than of the 32 nm MOSFET Predictive Technology Model (PTM) in the circuit simulations. Shorter length and smaller diameter nanowire are desired to suppress short channel effects. Ultimately, SiNWFET have superior performance compared to nano-MOSFET due to the nearly ideal carrier transport in quasi-one dimensional structure.
引用
收藏
页码:190 / 198
页数:9
相关论文
共 50 条
  • [31] Quantum Modelling of Nanoscale Silicon Gate-all-Around Field Effect Transistor
    Vimala, P.
    Kumar, Nithin N. R.
    JOURNAL OF NANO RESEARCH, 2020, 64 : 115 - 122
  • [32] Effects of a dual spacer on electrical characteristics and random telegraph noise of gate-all-around silicon nanowire p-type metal-oxide-semiconductor field-effect transistors
    Kola, Sekhar Reddy
    Li, Yiming
    Thoti, Narasimhulu
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2020, 59 (SG)
  • [34] Investigation of Trap Density Effect in Gate-All-Around Field Effect Transistors Using the Finite Element Method
    Belkhiria, Maissa
    Aouaini, Fatma
    Aldaghfag, Shatha A.
    Echouchene, Fraj
    Belmabrouk, Hafedh
    ELECTRONICS, 2023, 12 (17)
  • [35] Performance and Variability Studies of InGaAs Gate-all-Around Nanowire MOSFETs
    Conrad, Nathan
    Shin, SangHong
    Gu, Jiangjiang
    Si, Mengwei
    Wu, Heng
    Masuduzzaman, Muhammad
    Alam, Mohammad A.
    Ye, Peide D.
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2013, 13 (04) : 489 - 496
  • [36] Deep Learning Algorithms for the Work Function Fluctuation of Random Nanosized Metal Grains on Gate-All-Around Silicon Nanowire MOSFETs
    Akbar, Chandni
    Li, Yiming
    Sung, Wen-Li
    IEEE ACCESS, 2021, 9 : 73467 - 73481
  • [37] Vertical Ge Gate-All-Around Nanowire pMOSFETs With a Diameter Down to 20 nm
    Liu, Mingshan
    Scholz, Stefan
    Hardtdegen, Alexander
    Bae, Jin Hee
    Hartmann, Jean-Michel
    Knoch, Joachim
    Gruetzmacher, Detlev
    Buca, Dan
    Zhao, Qing-Tai
    IEEE ELECTRON DEVICE LETTERS, 2020, 41 (04) : 533 - 536
  • [38] Germanium v/s Silicon Gate-All-Around Junctionless Nanowire Transistor
    Kumar, Pankaj
    Singh, Sangeeta
    Singh, Neelesh Pratap
    Modi, Bharti
    Gupta, Neelesh
    2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [39] Modeling the single-gate, double-gate, and gate-all-around tunnel field-effect transistor
    Verhulst, Anne S.
    Soree, Bart
    Leonelli, Daniele
    Vandenberghe, William G.
    Groeseneken, Guido
    JOURNAL OF APPLIED PHYSICS, 2010, 107 (02)
  • [40] Investigation of Nanowire Line-Edge Roughness in Gate-All-Around Silicon Nanowire MOSFETs
    Yu, Tao
    Wang, Runsheng
    Huang, Ru
    Chen, Jiang
    Zhuge, Jing
    Wang, Yangyuan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (11) : 2864 - 2871