Performance Evaluation of Silicon Nanowire Gate-All-Around Field-Effect Transistors and Their Dependence of Channel Length and Diameter

被引:3
|
作者
Bahador, Siti Norazlin [1 ]
Tan, Michael Loong Peng [1 ]
Ismail, Razali [1 ]
机构
[1] Univ Teknol Malaysia, Fac Elect Engn, Skudai 81310, Johor, Malaysia
关键词
Device Modeling; HSPICE; Simulation; SiNW; MOSFET; Logic Gates; GAA; 32; nm; TOP-DOWN APPROACH; LOGIC; DEVICES; MOSFET; MODEL;
D O I
10.1166/sam.2015.2179
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The performance of a semiconducting Silicon Nanowire (SiNW) Gate-All-Around (GAA) transistors as basic logic gates are assessed and tabulated for certain metric, against those of metal-oxide-semiconductor field-effect transistors (MOSFETs). Both SiNW and nano-MOSFET models agree considerably well with the trends available in experimental data. The simulation results show that silicon nanowire can significantly reduce the drain-induced barrier lowering effect and subthreshold swing in silicon channel replacement while sustaining smaller channel area at higher current density. Performance metrics of SiNWFET and MOSEFET, namely propagation delay, energy-delay product, and power-delay product for logic gates, namely NAND and NOR, are presented. In addition, the influence of nanowire channel length and diameter over drain-induced barrier lowering (DIBL) and substhreshold swing (SS) in SiNWFET are also explored and compared with other experimental data. It has been shown that the SiNWFET model has a lower power-delay product (PDP) and energy-delay product (EDP) than of the 32 nm MOSFET Predictive Technology Model (PTM) in the circuit simulations. Shorter length and smaller diameter nanowire are desired to suppress short channel effects. Ultimately, SiNWFET have superior performance compared to nano-MOSFET due to the nearly ideal carrier transport in quasi-one dimensional structure.
引用
收藏
页码:190 / 198
页数:9
相关论文
共 50 条
  • [21] Sensitivity Investigation of Junctionless Gate-all-around Silicon Nanowire Field-Effect Transistor-Based Hydrogen Gas Sensor
    Chaujar, Rishu
    Yirak, Mekonnen Getnet
    SILICON, 2023, 15 (01) : 609 - 621
  • [22] Recent Developments in Negative Capacitance Gate-All-Around Field Effect Transistors: A Review
    Qin, Laixiang
    Li, Chunlai
    Wei, Yiqun
    Hu, Guoqing
    Chen, Jingbiao
    Li, Yi
    Du, Caixia
    Xu, Zhangwei
    Wang, Xiumei
    He, Jin
    IEEE ACCESS, 2023, 11 : 14028 - 14042
  • [23] Impact of Geometry Aspect Ratio on 10-nm Gate-All-Around Silicon-Germanium Nanowire Field Effect Transistors
    Chao, Pei-Jung
    Li, Yiming
    2014 IEEE 14TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2014, : 452 - 455
  • [24] Gate-All-Around Si-Nanowire Transistors: Simulation at Nanoscale
    Dey, S.
    Dash, T. P.
    Das, S.
    Mohapatra, E.
    Jena, J.
    Maiti, C. K.
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES KOLKATA CONFERENCE (IEEE EDKCON), 2018, : 137 - 141
  • [25] Signature of electrothermal transport in 18 nm vertical junctionless gate-all-around nanowire field effect transistors
    Rezgui, Houssem
    Wang, Yifan
    Mukherjee, Chhandak
    Deng, Marina
    Maneux, Cristell
    JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2025, 58 (02)
  • [26] Vertical silicon-nanowire formation and gate-all-around MOSFET
    Yang, B.
    Buddharaju, K. D.
    Teo, S. H. G.
    Singh, N.
    Lo, G. Q.
    Kwong, D. L.
    IEEE ELECTRON DEVICE LETTERS, 2008, 29 (07) : 791 - 794
  • [27] SET Sensitivity of Trigate Silicon Nanowire Field-Effect Transistors
    Raine, Melanie
    Gaillardin, Marc
    Martinez, Martial
    Duhamel, Olivier
    Riffaud, Jonathan
    Lagutere, Thierry
    Marcandella, Claude
    Paillet, Philippe
    Richard, Nicolas
    Vinet, Maud
    Andrieu, Francois
    Barraud, Sylvain
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2019, 66 (01) : 352 - 358
  • [28] Characterization and Analysis of Gate-All-Around Si Nanowire Transistors for Extreme Scaling
    Huang, Ru
    Wang, Runsheng
    Zhuge, Jing
    Liu, Changze
    Yu, Tao
    Zhang, Liangliang
    Huang, Xin
    Ai, Yujie
    Zou, Jinbin
    Liu, Yuchao
    Fan, Jiewen
    Liao, Huailin
    Wang, Yangyuan
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [29] Enhanced Drive Current in 10 nm Channel Length Gate-All-Around Field-Effect Transistor Using Ultrathin Strained Si/SiGe Channel
    Yugender, Potaraju
    Dhar, Rudra Sankar
    Nanda, Swagat
    Kumar, Kuleen
    Sakthivel, Pandurengan
    Thirumurugan, Arun
    MICROMACHINES, 2024, 15 (12)
  • [30] High-Performance Vertical Gate-All-Around Silicon Nanowire FET With High-κ/Metal Gate
    Zhai, Yujia
    Mathew, Leo
    Rao, Rajesh
    Palard, Marylene
    Chopra, Sonali
    Ekerdt, John G.
    Register, Leonard F.
    Banerjee, Sanjay K.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (11) : 3896 - 3900