Performance Evaluation of Silicon Nanowire Gate-All-Around Field-Effect Transistors and Their Dependence of Channel Length and Diameter

被引:3
|
作者
Bahador, Siti Norazlin [1 ]
Tan, Michael Loong Peng [1 ]
Ismail, Razali [1 ]
机构
[1] Univ Teknol Malaysia, Fac Elect Engn, Skudai 81310, Johor, Malaysia
关键词
Device Modeling; HSPICE; Simulation; SiNW; MOSFET; Logic Gates; GAA; 32; nm; TOP-DOWN APPROACH; LOGIC; DEVICES; MOSFET; MODEL;
D O I
10.1166/sam.2015.2179
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The performance of a semiconducting Silicon Nanowire (SiNW) Gate-All-Around (GAA) transistors as basic logic gates are assessed and tabulated for certain metric, against those of metal-oxide-semiconductor field-effect transistors (MOSFETs). Both SiNW and nano-MOSFET models agree considerably well with the trends available in experimental data. The simulation results show that silicon nanowire can significantly reduce the drain-induced barrier lowering effect and subthreshold swing in silicon channel replacement while sustaining smaller channel area at higher current density. Performance metrics of SiNWFET and MOSEFET, namely propagation delay, energy-delay product, and power-delay product for logic gates, namely NAND and NOR, are presented. In addition, the influence of nanowire channel length and diameter over drain-induced barrier lowering (DIBL) and substhreshold swing (SS) in SiNWFET are also explored and compared with other experimental data. It has been shown that the SiNWFET model has a lower power-delay product (PDP) and energy-delay product (EDP) than of the 32 nm MOSFET Predictive Technology Model (PTM) in the circuit simulations. Shorter length and smaller diameter nanowire are desired to suppress short channel effects. Ultimately, SiNWFET have superior performance compared to nano-MOSFET due to the nearly ideal carrier transport in quasi-one dimensional structure.
引用
收藏
页码:190 / 198
页数:9
相关论文
共 50 条
  • [1] Subthreshold Degradation of Gate-all-Around Silicon Nanowire Field-Effect Transistors: Effect of Interface Trap Charge
    Hong, B. H.
    Cho, N.
    Lee, S. J.
    Yu, Y. S.
    Choi, L.
    Jung, Y. C.
    Cho, K. H.
    Yeo, K. H.
    Kim, D. -W.
    Jin, G. Y.
    Oh, K. S.
    Park, D.
    Song, S. -H.
    Rieh, J. -S.
    Hwang, S. W.
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (09) : 1179 - 1181
  • [2] An analytic model for gate-all-around silicon nanowire tunneling field effect transistors
    Liu Ying
    He Jin
    Chan Mansun
    Du Cai-Xia
    Ye Yun
    Zhao Wei
    Wu Wen
    Deng Wan-Ling
    Wang Wen-Ping
    CHINESE PHYSICS B, 2014, 23 (09)
  • [3] Electrostatic Discharge (ESD) Protection Challenges of Gate-All-Around Nanowire Field-Effect Transistors
    Liu, W.
    Liou, J. J.
    Singh, N.
    Lo, G. Q.
    Chung, J.
    Jeong, Y. H.
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 55 - 60
  • [4] Temperature Dependent Study of Random Telegraph Noise in Gate-All-Around PMOS Silicon Nanowire Field-Effect Transistors
    Hong, B. H.
    Choi, L.
    Jung, Y. C.
    Hwang, S. W.
    Cho, K. H.
    Yeo, K. H.
    Kim, D. -W.
    Jin, G. Y.
    Park, D.
    Song, S. H.
    Lee, Y. Y.
    Son, M. H.
    Ahn, D.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2010, 9 (06) : 754 - 758
  • [5] Achieving short high-quality gate-all-around structures for horizontal nanowire field-effect transistors
    Gluschke, J. G.
    Seidl, J.
    Burke, A. M.
    Lyttleton, R. W.
    Carrad, D. J.
    Ullah, A. R.
    Fahlvik, S.
    Lehmann, S.
    Linke, H.
    Micolich, A. P.
    NANOTECHNOLOGY, 2019, 30 (06)
  • [6] Performance Limit of Gate-All-Around Si Nanowire Field-Effect Transistors: An Ab Initio Quantum Transport Simulation
    Liu, Shiqi
    Li, Qiuhui
    Yang, Chen
    Yang, Jie
    Xu, Lin
    Xu, Linqiang
    Ma, Jiachen
    Li, Ying
    Fang, Shibo
    Wu, Baochun
    Dong, Jichao
    Yang, Jinbo
    Lu, Jing
    PHYSICAL REVIEW APPLIED, 2022, 18 (05)
  • [7] Fabrication of Ambipolar Gate-All-Around Field-Effect Transistors using Silicon Nanobridge Arrays
    Oh, Jin Yong
    Park, Jong-Tae
    Islam, M. Saif
    NANOEPITAXY: MATERIALS AND DEVICES V, 2013, 8820
  • [8] Magnetic Field Effect on Threshold Voltage for Ultrathin Silicon Gate-All-Around Nanowire Field-Effect-Transistors
    Abdelhamid, Hamdy
    Anis, Azza M.
    Aboulwafa, Mohamed E.
    Eladawy, Mohamed I.
    SILICON, 2020, 12 (01) : 49 - 57
  • [9] Statistical variability study of random dopant fluctuation on gate-all-around inversion-mode silicon nanowire field-effect transistors
    Yoon, Jun-Sik
    Rim, Taiuk
    Kim, Jungsik
    Kim, Kihyun
    Baek, Chang-Ki
    Jeong, Yoon-Ha
    APPLIED PHYSICS LETTERS, 2015, 106 (10)
  • [10] Characteristics of Gate-All-Around Hetero-Gate-Dielectric Tunneling Field-Effect Transistors
    Lee, Jae Sung
    Choi, Woo Young
    Kang, In Man
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2012, 51 (06)