Electrical performance of an organic, z-interconnect, flip-chip substrate

被引:3
|
作者
Rowlands, Michael J. [1 ]
Das, Rabindra [1 ]
机构
[1] EIT Endicott Interconnect Technol, 1701 N St, Endicott, NY 13760 USA
关键词
D O I
10.1109/ECTC.2007.373821
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have designed test vehicle (TV) using the Z-interconnect building blocks, to make new RF structures. Specifically, large rectangular clearances were cut in multiple ground planes to make a very wide 50-ohm stripline. Also, typical 50-ohm stripline was designed with a ground-signal-ground structure. Each stack-up had 16 metal layers, including 3 0S2P joining cores, 2 2S2P signals cores, plated copper on top and bottom and embedded resistance on layer 7. Two different material sets were used. One was a mixed set of materials, using different materials or the planedielectric-plane structure and for the dielectric layers associated with the signal layers. Dielectric 1 has Dk = 3 and tan delta =.003. Dielectric 2 has Dk = 3.2 and tan delta =.003. Resistance change for embedded resistors for different materials set is not significant. Conducting adhesives formulated using silver and Low melting point (LMP) fillers were used to fill small diameter holes for Z-interconnect applications. Laminated conducting joints show low resistance in the range of 10-12 milliohm per square inch. Detailed electrical performances of the TV are under investigations. Electrical performance tests include S-parameter measurements of stripline structures. Very low signal loss to 25GHz will be shown. Evaluation criteria for the test vehicle will include its ability to perform as a reliable, manufacturable, high-performance substrate.
引用
收藏
页码:346 / +
页数:2
相关论文
共 50 条
  • [21] Broadband planar millimeter wave dipole with flip-chip interconnect
    Zwick, Thomas
    Pfeiffer, Ullrich
    Liu, Duixian
    Gaucher, Brian
    2007 IEEE ANTENNAS AND PROPAGATION SOCIETY INTERNATIONAL SYMPOSIUM, VOLS 1-12, 2007, : 4586 - 4589
  • [22] Studies on a novel flip-chip interconnect structure - Pillar bump
    Wang, T
    Tung, F
    Foo, L
    Dutta, V
    51ST ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2001, : 945 - 949
  • [23] Investigation of Electrical Discontinuity in Flip-chip Package
    Xu, Yanbo
    Yang, Xiaoli
    Li, Yan
    Zuo, Panpan
    Zheng, Hongxing
    Li, Erping
    2017 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2017,
  • [24] Electrical Characteristics of Flip-Chip Package Interconnection
    Li, Hongbin
    Zhao, Quanming
    Zuo, Panpan
    2016 ASIA-PACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (APEMC), 2016, : 1003 - 1005
  • [25] Electrical conductive film for flip-chip interconnection based on Z-axis conductors
    Souriau, JC
    Rossat, C
    Gasse, A
    Renard, P
    Poupon, G
    52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 1151 - 1153
  • [26] Adhesion issues in flip-chip on organic modules
    Tran, SK
    Questad, DL
    Sammakia, BG
    IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 1999, 22 (04): : 519 - 524
  • [27] Flip-chip on organic carrier assembly evaluation
    Banks, DR
    Bahe, SM
    Holcomb, MD
    Le-Huu, DK
    PAN PACIFIC MICROELECTRONICS SYMPOSIUM, 2001, PROCEEDINGS, 2001, : 230 - 234
  • [28] Adhesion issues in flip-chip on organic modules
    Tran, SK
    Questad, DL
    Sammakia, BG
    ITHERM '98: SIXTH INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS, 1998, : 263 - 268
  • [29] Simple method for flip-chip bonding on a resin substrate
    Matsuda, K
    Fujiyama, I
    Chigawa, Y
    1997 INTERNATIONAL CONFERENCE ON MULTICHIP MODULES - PROCEEDINGS, 1997, : 92 - 97
  • [30] Surface Roughness Metrology Study on Flip-chip Substrate
    Ong, M. C.
    Lim, S. H.
    Zhao, X. L.
    Chin, J. M.
    Wang, S. R.
    Sun, W. X.
    2011 18TH IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2011,