Effect of jitter on the settling time of mesochronous clock retiming circuits

被引:1
作者
Kadayinti, Naveen [1 ]
Budkuley, Amitalok J. [2 ]
Baghini, Maryam S. [3 ]
Sharma, Dinesh K. [3 ]
机构
[1] Indian Inst Technol Dharwad, Dept Elect Engn, Dharwad, Karnataka, India
[2] Chinese Univ Hong Kong, Dept Informat Engn, Sha Tin, Hong Kong, Peoples R China
[3] Indian Inst Technol, Dept Elect Engn, Mumbai, Maharashtra, India
关键词
Settling time; Clock recovery; Metastability; Low swing interconnect; Absorbing Markov chains; NET-LENGTH DISTRIBUTION; DATA RECOVERY CIRCUIT; BURST-MODE CLOCK; TRANSCEIVER; LOCKING;
D O I
10.1007/s10470-018-1344-9
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
It is well known that timing jitter can degrade the bit error rate of receivers that recover the clock from input data. However, timing jitter can also result in an indefinite increase in the settling time of clock recovery circuits, particularly in low swing mesochronous systems. Mesochronous clock retiming circuits are required in repeaterless low swing on-chip interconnects. We first discuss how timing jitter can result in a large increase in the settling time of the clock recovery circuit. Next, the circuit is modelled as a Markov chain with absorbing states. The mean time to absorption of the Markov chain, which represents the mean settling time of the circuit, is determined. The model is validated through behavioural simulations of the circuit, the results of which match well with the model predictions. We consider circuits with (1) data dependent jitter, (2) random jitter, and (3) combination of both of them. We show that a mismatch between the strengths of up and down corrections of the retiming can reduce the settling time. In particular, a 10% mismatch can reduce the mean settling time by up to 40%. We leverage this fact toward improving the settling time performance, and propose useful techniques based on biased training sequences and mismatched charge pumps. We also present a coarse+fine clock retiming circuit, which can operate in coarse first mode, to reduce the settling time substantially. These fast settling retiming circuits are verified with circuit simulations.
引用
收藏
页码:623 / 640
页数:18
相关论文
共 20 条
  • [1] Effect of jitter on the settling time of mesochronous clock retiming circuits
    Naveen Kadayinti
    Amitalok J. Budkuley
    Maryam S. Baghini
    Dinesh K. Sharma
    Analog Integrated Circuits and Signal Processing, 2019, 101 : 623 - 640
  • [2] Settling Time of Mesochronous Clock Re-timing Circuits in the Presence of Timing Jitter
    Kadayinti, Naveen
    Budkuley, Amitalok J.
    Sharma, Dinesh K.
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017,
  • [3] Measurements of the effect of jitter on the performance of clock retiming circuits for on-chip interconnects
    Kadayinti, Naveen
    Baghini, Maryam Shojaei
    Sharma, Dinesh K.
    MICROELECTRONICS JOURNAL, 2018, 81 : 101 - 106
  • [4] Clock and data recovery circuits with fast acquisition and low jitter
    Zhang, RY
    La Rue, GS
    2004 IEEE WORKSHOP ON MICROELECTRONIC AND ELECTRON DEVICES, 2004, : 48 - 51
  • [5] A new phase detector scheme for reducing jitter in clock recovery circuits
    Lee, KY
    Jeong, DK
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (02) : 224 - 228
  • [6] Tradeoffs between Settling Time and Jitter in Phase Locked Loops
    Paliwal, Pallavi
    Laad, Priyank
    Sattineni, Mohanrao
    Gupta, Shalabh
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 746 - 749
  • [7] Programmable Retiming of an Optical Clock Signal Using the Temporal Talbot Effect
    Tainta, Santiago
    Erro, Maria J.
    Garde, Marma J.
    Muriel, Miguel A.
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2019, 31 (24) : 2007 - 2010
  • [8] On Settling Time in Electrical Circuits with Deterministic and Random Inputs
    Ionel, Raul
    Tiponut, Virgil
    Ionel, Sabin
    Lie, Ioan
    PROCEEDINGS OF THE 12TH WSEAS INTERNATIONAL CONFERENCE ON CIRCUITS: NEW ASPECTS OF CIRCUITS, 2008, : 206 - +
  • [9] An approach to the design of low-jitter differential clock recovery circuits for high performance ADCs
    Nunez, Juan
    Gines, Antonio J.
    Peralias, Eduardo J.
    Rueda, Adoracion
    2015 IEEE 6TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2015,
  • [10] Design methodology for low-jitter differential clock recovery circuits in high performance ADCs
    Nunez, Juan
    Gines, Antonio J.
    Peralias, Eduardo J.
    Rueda, Adoracion
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 89 (03) : 593 - 609