Circuit Model for Statistical Method Based Reliability Estimation of MOS Transistors and Analog CMOS Circuits

被引:0
|
作者
Kuntman, Ayten [1 ]
Kuntman, Hakan [2 ]
机构
[1] Istanbul Univ, Dept Elect & Elect Engn, Engn Fac, Avcilar Campus, TR-34320 Istanbul, Turkey
[2] Istanbul Tech Univ, Dept Elect & Commun Engn, TR-34469 Istanbul, Turkey
来源
2018 7TH INTERNATIONAL CONFERENCE ON RELIABILITY, INFOCOM TECHNOLOGIES AND OPTIMIZATION (TRENDS AND FUTURE DIRECTIONS) (ICRITO) (ICRITO) | 2018年
关键词
Degradation of MOS transistors; CMOS Circuits; Reliability; Statistical Methods; HOT-CARRIER DEGRADATION; OF-THE-ART; THRESHOLD-VOLTAGE; FILTER; DESIGN; CDTA;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Modern CMOS technologies are continuously scaling down. As a result of this, analog designers have serious reliability problems in their designs caused by physical effects such as hot carrier injection, negative and positive bias temperature instability (N/PBTI) and temperature dependent dielectric breakdown (TDDB). Therefore, it is an important factor estimating the deviations caused by these degradation mechanisms for a robust design. Note that the reliability of CMOS structures are considered for more than 40 years. Several works have been performed on these degradation effects in MOS structures and appeared in the literature. In most of the reliability studies available in the literature, physical models were proposed. However, difficulties in preparation of physical models seem to be the most important disadvantages of these type models. To overcome these disadvantages of physical models, statistical methods based on observation of experimental results have been introduced in some works. In this talk, statistical methods for modelling of the degradation caused deviations in the drain current and threshold voltage of the N-MOS and PMOS transistors are reviewed. [Note that these models are based on the observations by operating the device under stress voltage conditions. Using these observation results the effect of degradation was investigated statistically and a new statistical method was introduced to be an alternative to those given in the literature. The observed and the estimated values of the degradation are compared. The models introduced are independent of the realization technology and exhibit short simulation time and high accuracy. All data in this review is taken from the recent research works performed in Istanbul University and Istanbul Technical University.
引用
收藏
页码:101 / 112
页数:12
相关论文
共 50 条
  • [1] On the Reliability Estimation of Analog CMOS Circuits Based on Statistical Methods
    Kuntman, Ayten
    Kuntman, Hakan
    2019 11TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING (ELECO 2019), 2019,
  • [2] Influence of the operating regimes of MOS transistors on the sizing and optimization of CMOS analog integrated Circuits
    Lberni, Abdelaziz
    Sallem, Amin
    Marktani, Malika Alami
    Masmoudi, Nouri
    Ahaitouf, Abdelaziz
    Ahaitouf, Ali
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2022, 143
  • [3] A compact model for flicker noise in MOS transistors for analog circuit design
    Arnaud, A
    Galup-Montoro, C
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (08) : 1815 - 1818
  • [4] PARAMETRIC YIELD OPTIMIZATION OF CMOS ANALOG CIRCUITS BY QUADRATIC STATISTICAL CIRCUIT PERFORMANCE MODELS
    YU, TK
    KANG, SM
    SACKS, J
    WELCH, WJ
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 1991, 19 (06) : 579 - 592
  • [5] Unified Approach for Simulation of Statistical Reliability in Nanoscale CMOS Transistors From Devices to Circuits
    Asenov, A.
    Ding, J.
    Reid, D.
    Asenov, P.
    Amoroso, S.
    Adamu-Lema, F.
    Gerrer, L.
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2449 - 2452
  • [6] A method of circuit reliability estimation based on iterative PTM model
    Xiao, Jie
    Jiang, Jian-Hui
    Zhu, Xu-Guang
    Xiao, J. (xiaojiexqj@gmail.com), 1600, Science Press (37): : 1508 - 1520
  • [7] RELIABILITY PROBLEMS OF SUBMICRON MOS-TRANSISTORS AND CIRCUITS
    KRAUTSCHNEIDER, WH
    TERLETZKI, H
    WANG, Q
    MICROELECTRONICS RELIABILITY, 1992, 32 (11) : 1499 - 1508
  • [8] IMPROVED ACCURACY IN THE SIMULATION OF CMOS ANALOG CIRCUITS BY MEANS OF AN ENHANCED COMPACT MOS MODEL
    CLAESSEN, U
    MULLER, GE
    LEMAITRE, B
    ZAPF, HL
    AEU-ARCHIV FUR ELEKTRONIK UND UBERTRAGUNGSTECHNIK-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 1990, 44 (02): : 139 - 147
  • [9] Parametric fault detection in analog circuits containing MOS transistors
    Kuczynski, Andrzej
    PRZEGLAD ELEKTROTECHNICZNY, 2011, 87 (05): : 84 - 87
  • [10] Evolutionary synthesis of analog circuits using only MOS transistors
    Vieira, PF
    Sá, LB
    Botelho, JPB
    Mesquita, A
    2004 NASA/DOD CONFERENCE ON EVOLVABLE HARDWARE, PROCEEDINGS, 2004, : 38 - 45