A high-performance JPEG2000 architecture

被引:91
作者
Andra, K [1 ]
Chakrabarti, C [1 ]
Acharya, T [1 ]
机构
[1] Arizona State Univ, Dept Elect Engn, Res Ctr, Tempe, AZ 85287 USA
关键词
binary; arithmetic coding; bit-plane coding; JPEG2000; system architecture; wavelet transform;
D O I
10.1109/TCSVT.2003.809834
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
JPEG2000 is an upcoming compression standard for still images that has a feature set well tuned for diverse data dissemination. These features are possible due to adaptation of the discrete wavelet transform, intra-subband bit-plane,coding, and binary arithmetic coding in the standard. In this paper, we propose a system-level architecture capable of encoding and decoding the JPEG2000 core algorithm that has been defined in Part I of the standard. The key components include dedicated architectures for wavelet, bit plane, and arithmetic coders and memory interfacing between the coders. The system architecture has been implemented in VHDL and its performance evaluated for a set of images. The estimated area of the architecture, in 0.18-mu technology, is 3-min square and the estimated frequency of operation is 200 MHz.
引用
收藏
页码:209 / 218
页数:10
相关论文
共 14 条