A 14Bit, 1GS/s digital-to-analog converter with improved dynamic performances

被引:0
|
作者
Seo, D [1 ]
Weil, A [1 ]
Feng, M [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents several novel approaches to improve the dynamic performance of a high-speed, high-resolution digital-to-analog converter (DAC). In order to improve the resolution of a 14-bit DAC, a double segmented decoding plus R-2R architecture will be introduced. DAC system modeling shows that the dynamic performance of the DAC is strongly dependent on the output impedance of DAC current sources. The gain-boosting technique is applied to increase the output impedance of DAC current sources. A novel switch driver is introduced to further improve dynamic performance by isolating digital switching noise from the analog output. Multiple-level emitter coupled logic (MEL) is applied to the decoder logic due to its superior propagation time over emitter-coupled logic (ECL). The DAC circuit was designed using the 60GHz f(tau) InGaP/GaAs HBT process. From circuit simulation, we find 0.62LSB differential non-linearity (DNL), 0.71LSB integral non-linearity (INL) and 1.25ns settling time.
引用
收藏
页码:541 / 544
页数:4
相关论文
共 50 条
  • [41] A 10-bit CMOS Digital-to-Analog Converter with Compact Size for Display Applications
    Kim, Mungyu
    Chung, Hoon-Ju
    Jang, Young-Chan
    IEICE TRANSACTIONS ON ELECTRONICS, 2014, E97C (06): : 519 - 525
  • [42] Characterization and noise analysis of a 12-bit current steering digital-to-analog converter
    Lahoz, T
    Barajas, E
    González, JL
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 204 - 207
  • [43] A 18-BIT DIGITAL-TO-ANALOG CONVERTER FOR HIGH-PERFORMANCE DIGITAL AUDIO APPLICATIONS.
    Halbert, Joel M.
    Shill, Mark A.
    AES: Journal of the Audio Engineering Society, 1988, 36 (06): : 469 - 480
  • [44] Design of a 9-bit 1GS/s CMOS Folding A/D Converter with a Boundary Error Reduction Technique
    Hwang, Jongyoon
    Kim, Dongjoo
    Lee, Mun-Kyo
    Nah, Sun-Phil
    Song, Minkyu
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 82 - 87
  • [45] Digital-to-analog Converter Considerations for Achieving a Dynamic Range of 1 ppm in Precision Mechatronics Systems
    Godfrey, Timothy D.
    Eielsen, Arnfinn A.
    Fleming, Andrew J.
    2015 IEEE CONFERENCE ON CONTROL AND APPLICATIONS (CCA 2015), 2015, : 786 - 791
  • [46] A 2.5 GS/s 14-bit D/A converter with 8 to 1 MUX
    张俊安
    李广军
    张瑞涛
    付东兵
    李皎雪
    魏亚峰
    阎波
    刘军
    李儒章
    Journal of Semiconductors, 2016, (03) : 99 - 106
  • [47] A 2.5 GS/s 14-bit D/A converter with 8 to 1 MUX
    张俊安
    李广军
    张瑞涛
    付东兵
    李皎雪
    魏亚峰
    阎波
    刘军
    李儒章
    Journal of Semiconductors, 2016, 37 (03) : 99 - 106
  • [48] A 2.5 GS/s 14-bit D/A converter with 8 to 1 MUX
    Zhang Jun'an
    Li Guangjun
    Zhang Ruitao
    Fu Dongbing
    Li Jiaoxue
    Wei Yafeng
    Yan Bo
    Liu Jun
    Li Ruzhang
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (03)
  • [49] A Comparison Between the 12-bit and 14-bit Digital to Analog Converter
    Mansouri, Solmaz R. M.
    Halin, Izhal B. Abdul
    Aris, Ishak B.
    2009 IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT: SCORED 2009, PROCEEDINGS, 2009, : 280 - 283
  • [50] Improving Dynamic Performance of a Segmented Current-Steering Digital-to-Analog Converter
    Jurca, Lucian
    Volosencu, Constantin
    Tomoroga, Mircea
    Filip, Ioan
    PC 2008: PROCEEDINGS OF THE 8TH WSEAS INTERNAITONAL CONFERENCE ON POWER SYSTEMS AND POWER TECHNOLOGY, 2008, : 201 - 204