A 14Bit, 1GS/s digital-to-analog converter with improved dynamic performances

被引:0
|
作者
Seo, D [1 ]
Weil, A [1 ]
Feng, M [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents several novel approaches to improve the dynamic performance of a high-speed, high-resolution digital-to-analog converter (DAC). In order to improve the resolution of a 14-bit DAC, a double segmented decoding plus R-2R architecture will be introduced. DAC system modeling shows that the dynamic performance of the DAC is strongly dependent on the output impedance of DAC current sources. The gain-boosting technique is applied to increase the output impedance of DAC current sources. A novel switch driver is introduced to further improve dynamic performance by isolating digital switching noise from the analog output. Multiple-level emitter coupled logic (MEL) is applied to the decoder logic due to its superior propagation time over emitter-coupled logic (ECL). The DAC circuit was designed using the 60GHz f(tau) InGaP/GaAs HBT process. From circuit simulation, we find 0.62LSB differential non-linearity (DNL), 0.71LSB integral non-linearity (INL) and 1.25ns settling time.
引用
收藏
页码:541 / 544
页数:4
相关论文
共 50 条
  • [21] A 1mW 4b 1GS/s Delay-Line based Analog-to-Digital Converter
    Tousi, Yahya M.
    Li, Guansheng
    Hassibi, Arjang
    Afshari, Ehsan
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1121 - +
  • [22] A HYBRID-3 GS/S, 6-BIT DIGITAL TO ANALOG CONVERTER
    PRIATKO, GJ
    THOMPSON, BL
    KASKEY, JA
    EIGHTH BIENNIAL UNIVERSITY/GOVERNMENT/INDUSTRY MICROELECTRONICS SYMPOSIUM, 1989, : 160 - 164
  • [23] A 14-bit 250-MS/s current-steering CMOS digital-to-analog converter附视频
    李学清
    樊华
    魏琦
    徐震
    刘嘉男
    杨华中
    Journal of Semiconductors, 2013, (08) : 155 - 161
  • [24] A 3GS/s 12-bit Current-Steering Digital-to-Analog Converter (DAC) in 55 nm CMOS Technology
    Wang, Dong
    Guo, Xuan
    Zhou, Lei
    Wu, Danyu
    Luan, Jian
    Liu, Huasen
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2019, 8 (04)
  • [25] Low-power 8-bit 5-GS/s digital-to-analog converter for multi-gigabit wireless transceivers
    Sedighi, Behnam
    Khafaji, Mahdi
    Scheytt, Johann Christoph
    INTERNATIONAL JOURNAL OF MICROWAVE AND WIRELESS TECHNOLOGIES, 2012, 4 (03) : 275 - 282
  • [26] A 12-GS/s phase-calibrated CMOS digital-to-analog converter for backplane communications
    Savoj, Jafar
    Abbasfar, Aliazarn
    Amirkhany, Amir
    Jeeradit, Metha
    Garlepp, Bruno W.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (05) : 1207 - 1216
  • [27] A BIT-STREAM DIGITAL-TO-ANALOG CONVERTER WITH 18-B RESOLUTION
    KUP, BMJ
    DIJKMANS, EC
    NAUS, PJA
    SNEEP, J
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (12) : 1757 - 1763
  • [28] A 125-MHZ 12-BIT DIGITAL-TO-ANALOG CONVERTER SYSTEM
    SAGUN, WT
    IVES, FH
    BALDWIN, GL
    HORNAK, T
    HEWLETT-PACKARD JOURNAL, 1988, 39 (02): : 78 - 85
  • [30] Design Of Sample and Hold Merged With 2.5 Bit Multiplying Digital-to-Analog Converter
    Wang, Xiao-lei
    Liang, Chang
    Guan, Xian-zhong
    Deng, Hong-hui
    2012 5TH INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING (CISP), 2012, : 1403 - 1406