Metal-ferroelectric-semiconductor field-effect transistor NAND gate switching time analysis

被引:3
|
作者
Phillips, Thomas A. [1 ]
Macleod, Todd C.
Ho, Fat D.
机构
[1] NASA, George C Marshall Space Flight Ctr, Huntsville, AL 35812 USA
[2] Univ Alabama, Dept Elect & Comp Engn, Huntsville, AL 35899 USA
关键词
MFSFET; FFET; ferroelectric transistor; logic gate; NAND gate;
D O I
10.1080/10584580601077765
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Previous research investigated the modeling of a NAND gate constructed of n-channel Metal-Ferroelectric-Semiconductor Field-Effect Transistors (MFSFETs) to obtain voltage transfer curves. This paper investigates the MFSFET NAND gate switching time propagation delay, which is one of the other important parameters required to characterize the performance of a logic gate. Initially, the switching time of an inverter circuit was analyzed. The low-to-high and high-to-low propagation time delays were calculated. The MFSFETs were simulated by using a previously developed model which utilized a partitioned ferroelectric layer. Then the switching time of a 2-input NAND gate was analyzed similarly to the inverter gate.
引用
收藏
页码:180 / 188
页数:9
相关论文
共 50 条
  • [21] Memory properties of a ferroelectric gate field-effect transistor with an adjoining metal-ferroelectric-metal assistance cell
    Xiong, SB
    Sakai, S
    Ishii, K
    Migita, S
    Sakamaki, K
    Ota, H
    Suzuki, E
    JOURNAL OF APPLIED PHYSICS, 2003, 94 (04) : 2559 - 2562
  • [22] Metal-ferroelectric-semiconductor field-effect transistor (MFSFET) for single transistor memory by using poly-Si source/drain and BaMgF4 dielectric
    Lyu, JS
    Kim, BW
    Kim, KH
    Cha, JY
    Yoo, HJ
    IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 503 - 506
  • [23] A Retention Model for Ferroelectric-Gate Field-Effect Transistor
    Huang, Shuai
    Zhong, Xiangli
    Zhang, Yi
    Tan, Qiuhong
    Wang, Jinbin
    Zhou, Yichun
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (10) : 3388 - 3394
  • [24] Analysis of gate lag in GaAs metal-semiconductor field-effect transistor using light illumination
    Sasaki, H
    Matsubayashi, H
    Ishihara, O
    Konishi, R
    Ando, K
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1995, 34 (12A): : 6346 - 6351
  • [25] A model for the electrical characteristics of metal-ferroelectric-insulator-semiconductor field-effect transistor
    Sun, Jing
    Zheng, Xue Jun
    Li, Wen
    CURRENT APPLIED PHYSICS, 2012, 12 (03) : 760 - 764
  • [26] Interface effects on the characteristics of metal-ferroelectric-insulator-semiconductor field-effect transistor
    Sun, Jing
    Zheng, Xue Jun
    Cao, Juan
    Li, Wen
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2011, 26 (09)
  • [27] Interface-controlled gate of GaAs metal-semiconductor field-effect transistor
    Kang, MG
    Park, HH
    Kim, H
    APPLIED PHYSICS LETTERS, 2002, 80 (14) : 2499 - 2501
  • [28] MEMORY RETENTION AND SWITCHING BEHAVIOR OF METAL-FERROELECTRIC-SEMICONDUCTOR TRANSISTORS
    WU, SY
    FERROELECTRICS, 1976, 11 (1-2) : 379 - 383
  • [29] A Dual-Channel Ferroelectric-Gate Field-Effect Transistor Enabling NAND-Type Memory Characteristics
    Kaneko, Yukihiro
    Tanaka, Hiroyuki
    Ueda, Michihito
    Kato, Yoshihisa
    Fujii, Eiji
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (05) : 1311 - 1318
  • [30] The Field Effect in a Metal-Ferroelectric-Semiconductor System of Multilayer Ferroelectric Films with Various Structure Types
    Mukhortov, V. M.
    Golovko, Yu. I.
    Pavlenko, A. V.
    Stryukov, D. V.
    Biryukov, S. V.
    Kovtun, A. P.
    Zinchenko, S. P.
    PHYSICS OF THE SOLID STATE, 2018, 60 (09) : 1786 - 1792