Algorithmic design of CMOS LNAs and PAs for 60-GHz radio

被引:330
作者
Yao, Terry
Gordon, Michael Q.
Tang, Keith K. W.
Yau, Kenneth H. K.
Yang, Ming-Ta
Schvan, Peter
Voinigescu, Sorin P.
机构
[1] Univ Toronto, Edward S Rogers Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
[2] TSMC, Hsinchu 30077, Taiwan
[3] NORTEL, Ottawa, ON K2H 8E9, Canada
关键词
characteristic current densities; CMOS millimeter-wave integrated circuits; f(MAX); f(T); inductors; low-noise amplifier (LNA); millimeter-wave; noise figure; power amplifier (PA); receiver; transformers; V-band; 60; GHz;
D O I
10.1109/JSSC.2007.894325
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Sixty-gigahertz power (PA) and low-noise (LNA) amplifiers have been implemented, based on algorithmic design methodologies for mm-wave CMOS amplifiers, in a 90-nm RF-CMOS process with thick 9-metal-layer Cu backend and transistor f(T)/f(MAX) of 120 GHz/200 GHz. The PA, fabricated for the first time in CMOS at 60 GHz, operates from a 1.5-V supply with 5.2 dB power gain, a 3-dB bandwidth > 13 GHz, a P-1dB of +6.4 dBm with 7% PAE and a saturated output power of +9.3 dBm at 60 GHz. The LNA represents the first 90-nm CMOS implementation at 60 GHz and demonstrates improvements in noise, gain and power dissipation compared to earlier 60-GHz LNAs in 160-GHz SiGe HBT and 0.13-mu m CMOS technologies. It features 14.6 dB gain, an IP3 of -6.8 dBm, and a noise figure lower than 5.5 dB, while drawing 16 mA from a 1.5-V supply. The use of spiral inductors for on-chip matching results in highly compact layouts, with the total PA and LNA die, areas with pads measuring 0.35 x 0.43 mm(2) and 0.35 x 0.40 mm(2), respectively.
引用
收藏
页码:1044 / 1057
页数:14
相关论文
共 31 条
[1]  
Alldred D, 2006, COMP SEMICOND INTEGR, P51
[2]  
[Anonymous], 2006, IEEE INT SOLID STATE
[3]  
[Anonymous], ASITIC
[4]  
Chalvatzis T, 2006, PROC EUR SOLID-STATE, P512
[5]  
Cripps S., 2006, RF POWER AMPLIFIERS, P231
[6]   The invariance of characteristic current densities in nanoscale MOSFETs and its impact on algorithmic design methodologies and design porting of Si(Ge) (Bi)CMOS high-speed building blocks [J].
Dickson, Timothy O. ;
Yau, Kenneth H. K. ;
Chalvatzis, Theodoros ;
Mangan, Alain M. ;
Laskin, Ekaterina ;
Beerkens, Rudy ;
Westergaard, Paul ;
Tazlauanu, Mihai ;
Yang, Ming-Ta ;
Voinigescu, Sorin P. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (08) :1830-1845
[7]   30-100-GHz inductors and transformers for millimeter-wave (Bi)CMOS integrated circuits [J].
Dickson, TO ;
LaCroix, MA ;
Boret, S ;
Gloria, D ;
Beerkens, R ;
Voinigescu, SP .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2005, 53 (01) :123-133
[8]   A 2.5-V 45-Gb/s decision circuit using SiGeBiCMOS logic [J].
Dickson, TO ;
Beerkens, R ;
Voinigescu, SP .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (04) :994-1003
[9]   Millimeter-wave CMOS design [J].
Doan, CH ;
Emami, S ;
Niknejad, AM ;
Brodersen, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (01) :144-155
[10]   SiGe bipolar transceiver circuits operating at 60 GHz [J].
Floyd, BA ;
Reynolds, SK ;
Pfeiffer, UR ;
Zwick, T ;
Beukema, T ;
Gaucher, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (01) :156-167