Design and simulation of a novel 1400V-4000V enhancement mode buried gate GaN HEMT for power applications

被引:9
作者
Faramehr, Soroush [1 ]
Kalna, Karol [1 ]
Igic, Petar [1 ]
机构
[1] Swansea Univ, Coll Engn, Elect Syst Design Ctr, Swansea, W Glam, Wales
关键词
gallium nitride; high electron mobility transistor; power switch; enhancement mode; breakdown; simulation; ELECTRON-MOBILITY TRANSISTORS; BREAKDOWN VOLTAGE; ALGAN/GAN HEMTS; SILICON; BUFFER; IONIZATION;
D O I
10.1088/0268-1242/29/11/115020
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel enhancement mode structure, a buried gate gallium nitride (GaN) high electron mobility transistor (HEMT) with a breakdown voltage (BV) of 1400 V-4000 V for a source-to-drain spacing (L-SD) of 6 mu m-32 mu m, is investigated using simulations by Silvaco Atlas. The simulations are based on meticulous calibration of a conventional lateral 1 i.tm gate length GaN HEMT with a source-to-drain spacing of 6 mu m against its experimental transfer characteristics and BV. The specific on-resistance R-S for the new power transistor with the source-to-drain spacing of 6 mu m showing BV = 1400 V and the source-to-drain spacing of 8 mu m showing BV = 1800 V is found to be 2.3 m Omega.cm(2) and 3.5 m Omega.cm(2), respectively. Further improvement up to BV = 4000 V can be achieved by increasing the source-to-drain spacing to 32 mu m with the specific on-resistance of R-S = 35.5 m Omega.cm(2). The leakage current in the proposed devices stays in the range of similar to 5 x 10(-9) mA mm(-1).
引用
收藏
页数:7
相关论文
共 41 条
[31]   600 V GaN HEMT on 6-inch Si Substrate Using Au-Free Si-LSI Process for Power Applications [J].
Kikkawa, Toshihide ;
Hosoda, Tsutomu ;
Akiyama, Shinichi ;
Kotani, Yoshiyuki ;
Wakabayashi, Toshihiro ;
Ogino, Tsutomu ;
Imanishi, Kenji ;
Mochizuki, Akitoshi ;
Itabashi, Kazuo ;
Shono, Ken ;
Asai, Yoshimori ;
Joshin, Kazukiyo ;
Ohki, Toshihiro ;
Kanamura, Masahito ;
Nishimori, Masato ;
Imada, Tadahiro ;
Kotani, Junji ;
Yamada, Atsushi ;
Nakamura, Norikazu ;
Hirose, Tatsuya ;
Watanabe, Keiji .
2013 1ST IEEE WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS (WIPDA), 2013, :11-14
[32]   High performance enhancement mode GaN HEMTs using β-Ga2O3 buffer for power switching and high frequency applications: A simulation study [J].
Sivamani, C. ;
Murugapandiyan, P. ;
Mohanbabu, A. ;
Fletcher, Augustine .
MICROELECTRONICS JOURNAL, 2023, 140
[33]   Failure Mechanism Analysis of a Discrete 650V Enhancement Mode GaN-on-Si Power Device with Reverse Conduction Accelerated Power Cycling Test [J].
Song, Sungyoung ;
Munk-Nielsen, Stig ;
Uhrenfeldt, Christian ;
Trintis, Ionut .
2017 THIRTY SECOND ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC), 2017, :756-760
[34]   An industrial design of 400 V-48 V, 98.2% peak efficient charger using E-mode GaN technology with wide operating ranges for xEV applications [J].
Narasipuram, Rajanand Patnaik ;
Mopidevi, Subbarao .
INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2024, 37 (02)
[35]   A 600 V high voltage gate driver IC with excellent allowable negative VS bias capability for E-mode GaN power devices [J].
Yangyang Lu ;
Jing Zhu ;
Kongsheng Hu ;
Siyuan Yu ;
Ding Yan ;
Chuanyi Cheng ;
Cui Luo ;
Yunwu Zhang ;
Weifeng Sun .
Analog Integrated Circuits and Signal Processing, 2020, 104 :27-36
[36]   A 600 V high voltage gate driver IC with excellent allowable negative VS bias capability for E-mode GaN power devices [J].
Lu, Yangyang ;
Zhu, Jing ;
Hu, Kongsheng ;
Yu, Siyuan ;
Yan, Ding ;
Cheng, Chuanyi ;
Luo, Cui ;
Zhang, Yunwu ;
Sun, Weifeng .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 104 (01) :27-36
[37]   Analytical model and simulation study of a novel enhancement-mode Ga2O3 MISFET realized by p-GaN gate [J].
Yi, Bo ;
Zhang, Song ;
Zhang, ZhiNing ;
Cheng, JunJi ;
Huang, HaiMeng ;
Kong, MouFu ;
Yang, HongQiang .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2023, 38 (09)
[38]   High-efficiency enhancement-mode power heterojunction FET with buried p+-GaAs gate structure for low-voltage-operated mobile applications [J].
Bito, Yasunori ;
Yamakawa, Yoshiaki ;
Tanaka, Shinichi ;
Iwata, Naotaka .
IEEE ELECTRON DEVICE LETTERS, 2006, 27 (08) :636-639
[39]   Simulation-Based DC and RF Performance Analysis of an Enhancement-Mode T-Gate Al0.15Ga0.85N/GaN/Al0.07Ga0.93N/GaN/Al0.05Ga0.95N MIS-HEMT Device on a GaN Substrate [J].
Lino, L. ;
Kumar, R. Saravana ;
Mohanbabu, A. ;
Murugapandiyan, P. .
JOURNAL OF ELECTRONIC MATERIALS, 2024, 53 (09) :5555-5565
[40]   DC and Microwave Characteristics of Lg 20 nm T-Gate Enhancement Mode Al0.5Ga0.5N/AlN/GaN/Al0.08Ga0.92N High Electron Mobility Transistor for Next Generation High Power Millimeter Wave Applications [J].
Murugapandiyan, P. ;
Ravimaran, S. ;
William, J. ;
Bordekar, Laxmikant D. .
JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (02) :183-189