A 2.4-GS/s FFT Processor for OFDM-Based WPAN Applications

被引:97
作者
Tang, Song-Nien [1 ]
Tsai, Jui-Wei [1 ]
Chang, Tsin-Yuan [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30043, Taiwan
关键词
Dynamic scaling; fast Fourier transform (FFT); orthogonal frequency-division multiplexing (OFDM); ultrawideband (UWB); wireless personal area network (WPAN); CHIP;
D O I
10.1109/TCSII.2010.2048373
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a fast Fourier transform (FFT) processor that provides high throughput rate (T.R.) by applying the eight-data-path pipelined approach for wireless personal area network applications. The hardware costs, including the power consumption and area, increase due to multiple data paths and increased wordlength along stages. To resolve these issues, a novel simplification method to reduce the hardware cost in multiplication units of the multiple-path FFT approach is proposed. A multidata scaling scheme to reduce wordlengths while preserving the signal-to-quantization-noise ratio is also presented. Using UMC 90-nm 1P9M technology, a 2048-point FFT processor test chip has been designed, and its 128-point FFT kernel has been fabricated for ultrawideband (UWB) applications and also for verification. The 2048-point FFT processor can provide a T.R. of 2.4 GS/s at 300 MHz with a power consumption of 159 mW. Compared with the four-data-path approach, a power consumption saving of about 30% can be achieved under the same T.R. In addition, the 128-point FFT kernel test chip has a measured power consumption of 6.8 mW with a T.R. of 409.6 MS/s at 52 MHz to meet the UWB standard with a saving in power consumption of about 40%.
引用
收藏
页码:451 / 455
页数:5
相关论文
共 14 条
[1]   A low-power, high-performance, 1024-point FFT processor [J].
Baas, BM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (03) :380-387
[2]   A FAST SINGLE-CHIP IMPLEMENTATION OF 8192-COMPLEX POINT FFT [J].
BIDET, E ;
CASTELAIN, D ;
JOANBLANQ, C ;
SENN, P .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (03) :300-305
[3]   A 2.4-Gsample/s DVFS FFT processor for MIMO OFDM communication systems [J].
Chen, Yuan ;
Lin, Yu-Wei ;
Tsao, Yu-Chi ;
Lee, Chen-Yi .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (05) :1260-1273
[4]   An indexed-scaling pipelined FFT processor for OFDM-based WPAN applications [J].
Chen, Yuan ;
Tsao, Yu-Chi ;
Lin, Yu-Wei ;
Lin, Chin-Hung ;
Lee, Chen-Yi .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (02) :146-150
[5]  
CHENG C, 2007, IEEE T CIRCUITS-II, V54, P339
[6]   Designing pipeline FFT processor for OFDM (de)modulation [J].
He, SS ;
Torkelson, M .
1998 URSI SYMPOSIUM ON SIGNALS, SYSTEMS, AND ELECTR ONICS, 1998, :257-262
[7]  
Lenart T, 2003, PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, P45
[8]   Architectures for dynamic data scaling in 2/4/8K pipeline FFT cores [J].
Lenart, Thomas ;
Owall, Viktor .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (11) :1286-1290
[9]   A 1-GS/s FFT/IFFT processor for UWB applications [J].
Lin, YW ;
Liu, HY ;
Lee, CY .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (08) :1726-1735
[10]   Design of low-power, 1 GS/s throughput FFT processor for MIMO-OFDM UWB communication system [J].
Liu, Liang ;
Ren, Junyan ;
Wang, Xuejing ;
Ye, Fan .
2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, :2594-2597