Single chip implementation of encoder-decoder for low bit rate visual communication

被引:0
作者
Miyanohana, K [1 ]
Fujita, G [1 ]
Yanagida, K [1 ]
Onoye, T [1 ]
Shirakawa, I [1 ]
机构
[1] Osaka Univ, Dept Informat Syst Engn, Suita, Osaka 565, Japan
关键词
D O I
10.1142/S0218126697000334
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A single chip encoder-decoder dedicated to low bit rate visual communication is proposed, with the main theme focused on the object extraction and vector quantization. New schemes are introduced into an edge detector so as to extract objects by means of the block-level edge detection in conjunction with the pel-level edge detection and into a PE (Processing Element) array so as to be shared by the vector quantizer and the motion estimator. Owing to sophisticated architectures, these CODEC facilities have been implemented in 72.24 mm(2) by a 0.6 mu m triple-metal CMOS technology, which can enable the visual communication of QCIF (176 x 144) 10 fps pictures at a bit rate of 32 Kbps or less. The designed encoder-decoder operates at 10 MHz, and dissipates 147 mW from a single 3.3 V supply.
引用
收藏
页码:441 / 457
页数:17
相关论文
共 13 条
  • [1] BARTOLINI F, 1994, IEEE IMAGE PROC, P457, DOI 10.1109/ICIP.1994.413612
  • [2] BRINTHAUPT D, 1996, ISSCC DIG TECH PAPER, P244
  • [3] EBRAHIMI T, 1995, P IEEE I NT S CIRC S, P457
  • [4] Single-chip H.324 videoconferencing
    Golston, J
    [J]. IEEE MICRO, 1996, 16 (04) : 21 - 33
  • [5] GU C, 1994, P 1 IEEE INT C IM PR, P423
  • [6] HARRAND M, 1995, INT SOL STAT CIRC C, P292
  • [7] HU YH, 1995, P IEEE ICASSP, P2853
  • [8] An edge-oriented progressive image coding
    Itoh, Y
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1996, 6 (02) : 135 - 142
  • [9] *MPEG VID GROUP, 1996, ISOIECJTC1SC29WG11N1
  • [10] OKAMOTO K, 1996, P IEEE CUST INT CIRC, P21