Area and energy-efficient crosstalk avoidance codes for on-chip buses

被引:58
作者
Sridhara, SR [1 ]
Ahmed, A [1 ]
Shanbhag, NR [1 ]
机构
[1] Univ Illinois, Coordinated Sci Lab, ECE Dept, Urbana, IL 61801 USA
来源
IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS | 2004年
关键词
D O I
10.1109/ICCD.2004.1347891
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Capacitive crosstalk between adjacent wires in long on-chip buses significantly increases propagation delay in the deep submicron regime. A high-speed bus can be designed by eliminating crosstalk delay through bus encoding. In this paper, we present an overview of the existing coding schemes and show that they require either a large wiring overhead or complex encoder-decoder circuits. We propose a family of codes referred to as overlapping codes that reduce both overheads. We construct two codes from this family and demonstrate their superiority over existing schemes in terms of area and energy dissipation. Specifically, for a 1-cm 32-bit bus in 0.13-mum CMOS technology, we present a 48-wire solution that has 1.98x speed-up, 10% energy savings and requires 20% less area than shielding.
引用
收藏
页码:12 / 17
页数:6
相关论文
共 10 条
[1]   The challenge of signal integrity in deep-submicrometer CMOS technology [J].
Caignet, F ;
Delmas-Bendhia, S ;
Sicard, E .
PROCEEDINGS OF THE IEEE, 2001, 89 (04) :556-573
[2]   Analysis and avoidance of cross-talk in on-chip buses [J].
Duan, CJ ;
Tirumala, A ;
Khatri, SP .
HOT INTERCONNECTS 9, 2001, :133-138
[3]   Delay and noise formulas for capacitively coupled distributed RC lines [J].
Kawaguchi, H ;
Sakurai, T .
PROCEEDINGS OF THE ASP-DAC '98 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1998 WITH EDA TECHNO FAIR '98, 1998, :35-43
[4]   Maximizing throughput over parallel wire structures in the deep submicrometer regime [J].
Pamunuwa, D ;
Zheng, LR ;
Tenhunen, H .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (02) :224-243
[5]  
SENTOVICH EM, 1992, UCBERLM9241 U CAL EL
[6]   A bus energy model for deep submicron technology [J].
Sotiriadis, PP ;
Chandrakasan, AP .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (03) :341-350
[7]  
Sotiriadis PP, 2001, PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, P109, DOI 10.1109/ASPDAC.2001.913289
[8]   Analytical modeling and characterization of deep-submicrometer interconnect [J].
Sylvester, D ;
Hu, CM .
PROCEEDINGS OF THE IEEE, 2001, 89 (05) :634-664
[9]  
*SYN, 2003, HSPICE SIM AN MAN RE
[10]   Bus encoding to prevent crosstalk delay [J].
Victor, B ;
Keutzer, K .
ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, :57-63