A High Speed Low Power Pipelined SAR Analog to Digital Converter

被引:0
|
作者
Kuo, Ko-Chi [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Comp & Sci Engn, Kaohsiung, Taiwan
来源
17TH IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2019) | 2019年
关键词
Successive Approximation Register; Analog to Digital Converter; low power; high speed; ADC;
D O I
10.1109/icicdt.2019.8790872
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
By combining the advantages of the high speed and high resolution pipelined ADC and the low power SAR ADC, the two stages pipelined SAR ADC is proposed. It mainly reduces the power hungry operation amplifier by removing the front-end sample-and-hold circuit of the capacitor array in SAR ADCs and the sampling switch. Hence, the whole circuit only requires one operational amplifier which is used in the MDAC circuit. The capacitor arrays used in the SAR ADC adopt the monotonic switching procedure to achieve a better energy efficiency and a higher operation speed. An additional comparator for the MSB of the proposed ADC is designed for the ADC using in the sample phasing. It can enhance the sampling rate and can relax the design difficulty of the operation amplifier in the MDAC. The simulated results show that the proposed pipelined SAR ADC can be operated at 80MS/s with 11.17 ENOB and is implemented in TSMC 0.18um process and 1.8V supply voltage.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] Trends in the Design of High-speed, Low-power Analog-to-Digital Converters
    Furuta, Masanori
    Itakura, Tetsuro
    2015 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2015, : 169 - 171
  • [32] A 1.4 GS/s TI Pipelined-SAR analog-to-digital converter in 22-nm FDSOI CMOS
    Karrari, Hamid
    Andreani, Pietro
    Tan, Siyu
    2023 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE, NORCAS, 2023,
  • [33] High-speed Cherry Hooper flash analog-to-digital converter
    Faure, Nicolaas
    Sinha, Saurabh
    MICROELECTRONICS INTERNATIONAL, 2017, 34 (01) : 22 - 29
  • [34] A low power low area capacitor array based Digital to Analog Converter architecture
    Purushothaman, A.
    Parikh, Chetan D.
    MICROELECTRONICS JOURNAL, 2015, 46 (10) : 928 - 934
  • [35] A low-power inverter-based Σ△ analog-to-digital converter for audio applications
    LIU XiaoPeng
    HAN Yan
    HAN XiaoXia
    LUO Hao
    Ray C C CHEUNG
    CAO TianLin
    ScienceChina(InformationSciences), 2014, 57 (04) : 218 - 227
  • [36] A low-power inverter-based ΣΔ analog-to-digital converter for audio applications
    Liu XiaoPeng
    Han Yan
    Han XiaoXia
    Luo Hao
    Cheung, Ray C. C.
    Cao TianLin
    SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (04) : 1 - 10
  • [37] Low Power and High Density Magnetic Flash Analog to Digital Converter using spintronic devices and CMOS
    Upadhyaya, Yogendra Kumar
    Hasan, Mohd.
    Maheshwari, Sudhanshu
    PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES (IMPACT), 2017, : 237 - 241
  • [38] A High Speed and Low Power Content-addressable Memory(CAM) Using Pipelined Scheme
    Jiang, Shixiong
    Yan, Pengzhan
    Sridhar, Ramalingam
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 345 - 349
  • [39] A High-Speed, Low-Offset and Low-Power Differential Comparator for Analog to Digital Converters
    Nasrollahpour, Mehdi
    Yen, Chi-Hsien
    Hamedi-hagh, Sotoudeh
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 220 - 221
  • [40] A low-power/high-resolution dual-mode analog-to-digital converter for wireless sensor applications
    Kim, Jae Joon
    Cho, Chang-Hyuk
    Chae, Kwan-Yeob
    Byun, Sangjin
    IEICE ELECTRONICS EXPRESS, 2011, 8 (20): : 1730 - 1735