TSPC-HNTL: True Single Phase Clock technique for High speed, Noise Tolerance, and Low power

被引:1
作者
Verma, Preeti [1 ]
Sharma, Ajay K. [2 ]
Pandey, Vinay S. [3 ]
Noor, Arti [4 ]
机构
[1] Natl Inst Technol Delhi, Dept Elect & Commun Engn, Delhi 110036, India
[2] Natl Inst Technol Delhi, Dept Comp Sci & Engn, Delhi 110036, India
[3] Natl Inst Technol Delhi, Dept Appl Sci, Delhi 110036, India
[4] Ctr Dev Adv Comp, Sch Elect, Noida, India
关键词
Leakage; Dynamic CMOS; Noise; Delay; Body biasing; Diode-connected transistor; TSPC; Stacking;
D O I
10.1007/s10470-022-02047-6
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Stupendous and inevitable applications of dynamic CMOS circuits add thrust to its optimization to high-end performance. Dynamic logic circuits are very efficient in terms of speed, but these circuits suffer from high power consumption and noise. A high-speed circuit with low power consumption and high robustness is required with recent advancements. It has become necessary to find a circuit design technique that can utilize the features of dynamic logic and provide ways to overcome its drawbacks. The proposed technique is named TSPC-HNTL (True Single Phase Clock technique for High speed, Noise Tolerance, and Low Power). In this approach, the threshold voltage of specifically selected two transistors in the pull-down network is regulated meticulously through the proposed threshold voltage tuning circuit. The bias tuner circuit provides forward body biasing during the active mode of operation to achieve high-speed operation and reverse body biasing during the standby mode of operation to achieve low power consumption and noise. Further, a transistor is placed in a pull-up network to provide a stacking effect. This stacking transistor is connected with a gate tied to the drain terminal. The proposed design technique is thoroughly studied and analyzed for all performance parameters such as power delay product, leakage power consumption, process corner analysis, unity noise gain, ground/supply bounce noise, sizing, etc. An appreciable reduction in power delay product is achieved with the proposed design technique. The proposed design is also having higher unity noise gain and reduced voltage bouncing noise as compared to other design techniques. It is found to be robust with temperature, voltage, sizing, and process corner variations. It is found that the proposed TSPC-HNTL dynamic circuit design technique is a better performer in-class for every parameter of performance evaluation.
引用
收藏
页码:333 / 345
页数:13
相关论文
共 20 条
[1]   Small-swing domino logic based on twist-connected transistors [J].
Ahn, Sang-Yun ;
Cho, Kyoungrok .
ELECTRONICS LETTERS, 2014, 50 (15) :1055-1056
[2]   Leakage reduction technique for nano-scaled devices [J].
Birla, Shilpi ;
Mahanti, Sudip ;
Singh, Neha .
CIRCUIT WORLD, 2021, 47 (01) :97-104
[3]   Performance comparison between static and dynamic CMOS logic implementations of a pipelined square-rooting circuit [J].
Corsonello, P ;
Perri, S ;
Cocorullo, G .
IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2000, 147 (06) :347-355
[4]   A 200-MHZ 64-B DUAL-ISSUE CMOS MICROPROCESSOR [J].
DOBBERPUHL, DW ;
WITEK, RT ;
ALLMON, R ;
ANGLIN, R ;
BERTUCCI, D ;
BRITTON, S ;
CHAO, L ;
CONRAD, RA ;
DEVER, DE ;
GIESEKE, B ;
HASSOUN, SMN ;
HOEPPNER, GW ;
KUCHLER, K ;
LADD, M ;
LEARY, BM ;
MADDEN, L ;
MCLELLAN, EJ ;
MEYER, DR ;
MONTANARO, J ;
PRIORE, DA ;
RAJAGOPALAN, V ;
SAMUDRALA, S ;
SANTHANAM, S .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (11) :1555-1567
[5]   High-performance noise-tolerant circuit techniques for CMOS dynamic logic [J].
Frustaci, F. ;
Corsonello, P. ;
Perri, S. ;
Cocorullo, G. .
IET CIRCUITS DEVICES & SYSTEMS, 2008, 2 (06) :537-548
[6]   Power dissipation analysis and optimization of deep submicron CMOS digital circuits [J].
Gu, RX ;
Elmasry, MI .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (05) :707-713
[7]  
Karlsson I., 1988, IEEE INT S
[8]   HIGH-SPEED COMPACT CIRCUITS WITH CMOS [J].
KRAMBECK, RH ;
LEE, CM ;
LAW, HFS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (03) :614-619
[9]   IMPACT OF CLOCK SLOPE ON TRUE SINGLE-PHASE CLOCKED (TSPC) CMOS CIRCUITS [J].
LARSSON, P ;
SVENSSON, C .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (06) :723-726
[10]  
Lu Y, 2003, IEICE T COMMUN, VE86B, P2922