Minimizing phase noise variation in CMOS ring oscillators

被引:3
|
作者
Srinivasan, V [1 ]
Islam, SK
Blalock, BJ
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
[2] Univ Tennessee, Dept Elect & Comp Engn, Knoxville, TN 37996 USA
关键词
phase noise; timing jitter; ring oscillator;
D O I
10.1023/A:1022514002482
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The variation of phase noise across the frequency of operation of a CMOS ring oscillator is described analytically. The delay element of the ring oscillator considered comprises of a source-coupled differential pair with an active load element. In this circuit topology where the frequency of oscillation is varied by changing the resistance of the load, theory derived in this work predicts that phase noise will remain constant if constant output swing is maintained. Such an oscillator is designed in a 0.5 mum CMOS process and the simulation results verify the theoretical analysis. Consequently, an oscillator design methodology is provided that dramatically reduces the phase noise optimization problem to just one frequency within the oscillator's output frequency range.
引用
收藏
页码:259 / 263
页数:5
相关论文
共 50 条
  • [1] Minimizing Phase Noise Variation in CMOS Ring Oscillators
    Venkatesh Srinivasan
    Syed K. Islam
    Benjamin J. Blalock
    Analog Integrated Circuits and Signal Processing, 2003, 34 : 259 - 263
  • [2] Design of low-phase-noise CMOS ring oscillators
    Dai, L
    Harjani, R
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2002, 49 (05): : 328 - 338
  • [3] An Accurate Analysis of Phase Noise in CMOS Ring Oscillators
    Pepe, Federico
    Andreani, Pietro
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (08) : 1292 - 1296
  • [4] Investigating the Effects of the Number of Stages on Phase Noise in CMOS Ring Oscillators
    Zhu, Wei-Jie
    Ma, Jian-Guo
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 497 - 500
  • [5] A Switching-Based Phase Noise Model for CMOS Ring Oscillators Based on Multiple Thresholds Crossing
    Leung, Bosco
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (11) : 2858 - 2869
  • [6] Analysis and design of multistage low-phase-noise CMOS LC-ring oscillators
    Lim, J
    Kim, J
    Kim, B
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (04) : 1084 - 1089
  • [7] Analysis of Jitter in CMOS Ring Oscillators due to Power Supply Noise
    Deng, Xiaoying
    Chen, Xin
    Yang, Jun
    Wu, Jianhui
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (07) : 973 - 975
  • [8] Jitter and phase noise in ring oscillators
    Hajimiri, A
    Limotyrakis, S
    Lee, TH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (06) : 790 - 804
  • [9] Prediction of phase noise in CMOS distributed oscillators
    Zhang, J
    Mei, HT
    Kwasniewski, T
    PROCEEDINGS OF THE INTERNATIONAL 2003 SBMO/IEEE MTT-S INTERNATIONAL MICROWAVE AND OPTOELECTRONICS CONFERENCE - IMOC 2003, VOLS I AND II, 2003, : 157 - 162
  • [10] Analyzing of phase noise in CMOS LC oscillators
    Saeidi, R
    Masoumi, N
    Kalantari, F
    Oskooei, MS
    17TH ICM 2005: 2005 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2005, : 330 - 337