Circuit level interconnect reliability study using 3D circuit model

被引:23
作者
He, Feifei [1 ]
Tan, Cher Ming [1 ,2 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
[2] Singapore Inst Mfg Technol, Singapore 638075, Singapore
关键词
COPPER DUAL DAMASCENE; ELECTROMIGRATION PERFORMANCE; SUBMICRON INTERCONNECT; TEMPERATURE; SIMULATION; WIDTH;
D O I
10.1016/j.microrel.2009.12.009
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Integrated circuit (IC) reliability is gaining increasing concerns in IC technology with decreasing device size, and the impact of interconnect failure mechanisms on IC failure rate increases significantly with decreasing interconnect dimension and increasing number of interconnect levels. In this work, we attempt a first step in the study of interconnect electromigration reliability in integrated circuit using a complete 3D circuit model. 3D circuit model is necessary because all integrated circuits are 3D in their actual physical implementation, and 3D model is essential for the study of today interconnect reliability. As temperature and stress distributions in the interconnect are crucial to its reliability, we demonstrate our method through the computation of their distributions in a simple inverter circuit under typical normal operating condition, and the locations of the electromigration weak spots in the interconnect system are identified. (C) 2009 Elsevier Ltd. All rights reserved.
引用
收藏
页码:376 / 390
页数:15
相关论文
共 40 条
[1]  
Alam SM, 2004, ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, P238
[2]   Layout-specific circuit evaluation in 3-D integrated circuits [J].
Alam, SM ;
Troxel, DE ;
Thompson, CV .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2003, 35 (2-3) :199-205
[3]   Reliability computer-aided design tool for full-chip electromigration analysis and comparison with different interconnect metallizations [J].
Alam, Syed M. ;
Gan, Chee Lip ;
Thompson, Carl V. ;
Troxel, Donald E. .
MICROELECTRONICS JOURNAL, 2007, 38 (4-5) :463-473
[4]  
ALVINO WM, 1994, PLASTICS ELECT MAT P, P326
[5]  
ATAKOV EM, 1998 IEEE INT REL PH, P348
[6]  
Chen CT, 2000, J POLYM SCI POL CHEM, V38, P498, DOI 10.1002/(SICI)1099-0518(20000201)38:3<498::AID-POLA15>3.0.CO
[7]  
2-P
[8]  
Cher Ming Tan, 2009, 2009 10th International Conference on Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE), DOI 10.1109/ESIME.2009.4938513
[9]  
CHUNG DDL, 1995, MAT ELECT PACKAGING, P57
[10]   Simulation of time depending void formation in copper, aluminum and tungsten plugged via structures [J].
Dalleau, D ;
Weide-Zaage, K ;
Danto, Y .
MICROELECTRONICS RELIABILITY, 2003, 43 (9-11) :1821-1826