Insights Into the Operation of Hyper-FET-Based Circuits

被引:10
作者
Avedillo, Maria J. [1 ]
Nunez, Juan [1 ]
机构
[1] Univ Seville, CSIC, CNM, IMSE,Inst Microelect Seville, Seville 41092, Spain
关键词
Energy efficiency; low power; low voltage; phase transition materials (PTMs); steep subthreshold slope (SS); TRANSISTORS;
D O I
10.1109/TED.2017.2726765
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Devices combining transistors and phase transition materials are being investigated to obtain steep switching and a boost in the I-ON/I-OFF ratio and, thus, to solve power and energy limitations of CMOS technologies. This paper analyzes the operation of circuits built with these devices. In particular, we use a recently projected device called hyper-FET to simulate different circuits, and to analyze the impact of the degraded dc output voltage levels of hyper-FET logic gates on their circuit operation. Experiments have been carried out to evaluate power of these circuits and to compare with counterpart circuits using FinFETs. The estimated power advantages from device level analysis are also compared with the results of circuit level measurements. We show that these estimations can reduce, cancel, or even lead to power penalties in low switching and/or low-frequency circuits. We also discuss relationships with some device level parameters showing that circuit level considerations should be taken into account for device design.
引用
收藏
页码:3912 / 3918
页数:7
相关论文
共 20 条
  • [1] [Anonymous], NATURE SCI REP
  • [2] [Anonymous], UNIVERSAL TEFT MODEL
  • [3] Tunnel Field-Effect Transistors: Prospects and Challenges
    Avci, Uygar E.
    Morris, Daniel H.
    Young, Ian A.
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2015, 3 (03): : 88 - 95
  • [4] Steep Switching Hybrid Phase Transition FETs (Hyper-FET) for Low Power Applications: A Device-Circuit Co-design Perspective-Part II
    Aziz, Ahmedullah
    Shukla, Nikhil
    Datta, Suman
    Gupta, Sumeet Kumar
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (03) : 1358 - 1365
  • [5] Aziz A, 2017, IEEE T ELECTRON DEV, V64, P1350, DOI 10.1109/TED.2016.2642884
  • [6] Two Dimensional Electrostrictive Field Effect Transistor (2D-EFET): A sub-60mV/decade Steep Slope Device with High ON current
    Das, Saptarshi
    [J]. SCIENTIFIC REPORTS, 2016, 6
  • [7] A 10 V Fully-Integrated Switched-Mode Step-up Piezo Drive Stage in 0.13 μm CMOS Using Nested-Bootstrapped Switch Cells
    Dougherty, Christopher M.
    Xue, Lin
    Pulskamp, Jeffrey
    Bedair, Sarah
    Polcawich, Ronald
    Morgan, Brian
    Bashirullah, Rizwan
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (06) : 1475 - 1486
  • [8] George S., 2016, PROC 53 ACM EDAC IEE, P1
  • [9] Negative Capacitance Field Effect Transistor With Hysteresis-Free Sub-60-mV/Decade Switching
    Jo, Jaesung
    Shin, Changhwan
    [J]. IEEE ELECTRON DEVICE LETTERS, 2016, 37 (03) : 245 - 248
  • [10] Liu H., 2014, 3 5 TUNNEL FET MODEL