Drop Failure Modes of A Wafer-Level Chip-Scale Packaging

被引:0
|
作者
Huang, Mingliang [1 ]
Liu, Shuang [1 ]
Zhao, Ning [1 ]
Long, Haohui
Li, Jianhui [2 ]
Hong, Weiqiang [2 ]
机构
[1] Dalian Univ Technol, Sch Mat Sci & Engn, Dalian 116024, Peoples R China
[2] Huwaei Technol Co Ltd, Shenzhen, Peoples R China
基金
中国国家自然科学基金;
关键词
Sn-3Ag-0.5Cu solder joint; board-level drop reliability; failure mode; wafer-level chip-scale packaging (WLCSP); intermetallic compound (IMC); AG-CONTENT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The present work evaluated the board level reliability of a kind of wafer-level chip-scale packaging (WLCSP). Drop impact tests were conducted to evaluate the lifetime and failure mode of the components before and after thermal cycles from -55 to 125 degrees C (50, 100, 150 temperature cycles) and high temperature (125 degrees C) storage (50 h, 100 h, 150 h). Under the peak acceleration of 1500 g and pulse duration of 0.5 ms, no failures were found in all of the components experienced thermal treatments after 300 drops. For the components without thermal treatments, cracks generated after 5000 drops under the shock condition with the peak acceleration of 2900 g and the pulse duration of 0.3 ms. Three kinds of failure modes were observed. The first was resin crack that generated between Cu pad and PCB; the second was internal cracks in the solder joints which generated near the IMC layer on the component side; and the third one was fracture of the Cu pad near the component. Among the above three failure modes, resin cracks most likely occurred during drop tests. The solder joints in the first row that closed to the center of PCB were checked after drop tests. Resin cracks were generally emerged at the two corners of the components. The internal cracks of solder joints tended to occur in the third solder joints, due to the resin cracks in the first and second joints released the impact energy. The cracks in Redistribution Layer (RDL) and fracture of Cu pad near the component least happened and always coexisted with the other two kinds of cracks. From the perspective of locations of components, cracks more easily generated in the components near the edge of PCB.
引用
收藏
页码:1094 / +
页数:2
相关论文
共 50 条
  • [41] Topological and Functional Partitioning in EM Analysis: Application to Wafer-Level Chip-Scale Harmonic Filters
    Wane, Sidina
    Rautio, James C.
    Muehlhaus, Volker
    2009 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM, VOLS 1-3, 2009, : 1621 - +
  • [42] Wafer-level Micro Alkali Vapor Cells With Anti-relaxation Coating Compatible With MEMS Packaging For Chip-scale Atomic Magnetometers
    Ji, Yu
    Shang, Jintang
    Gan, Qi
    Wu, Lei
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 2116 - 2120
  • [43] Effect of temperature on the drop reliability of wafer-level chip scale packaged electronics assemblies
    Mattila, T. T.
    James, R. J.
    Nguyen, L.
    Kivilahti, J. K.
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 940 - +
  • [44] Self-adaptive phosphor coating technology for wafer-level scale chip packaging
    周琳淞
    饶海波
    王伟
    万贤龙
    廖骏源
    王雪梅
    周炟
    雷巧林
    Journal of Semiconductors, 2013, 34 (05) : 96 - 99
  • [45] Self-adaptive phosphor coating technology for wafer-level scale chip packaging
    周琳淞
    饶海波
    王伟
    万贤龙
    廖骏源
    王雪梅
    周炟
    雷巧林
    Journal of Semiconductors, 2013, (05) : 96 - 99
  • [46] Self-adaptive phosphor coating technology for wafer-level scale chip packaging
    Zhou Linsong
    Rao Haibo
    Wang Wei
    Wan Xianlong
    Liao Junyuan
    Wang Xuemei
    Zhou Da
    Lei Qiaolin
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (05)
  • [47] Optimal design towards enhancement of board-level thermomechanical reliability of wafer-level chip-scale packages
    Lai, Yi-Shao
    Wang, Tong Hong
    MICROELECTRONICS RELIABILITY, 2007, 47 (01) : 104 - 110
  • [48] Recent advances on a wafer-level flip chip packaging process
    Tong, Q
    Ma, B
    Zhang, E
    Savoca, A
    Nguyen, L
    Quentin, C
    Luo, S
    Li, H
    Fan, L
    Wong, CP
    50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 101 - 106
  • [49] Thin-Film-Flip-Chip LEDs Grown on Si Substrate Using Wafer-Level Chip-Scale Package
    Lee, Keon Hwa
    Asadirad, Mojtaba
    Shervin, Shahab
    Oh, Seung Kyu
    Oh, Jeong Tak
    Song, June-O
    Moon, Yong-Tae
    Ryou, Jae-Hyun
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2016, 28 (18) : 1956 - 1959
  • [50] Efficient Probing Schemes for Fine-Pitch Pads of InFO Wafer-Level Chip-Scale Package
    Huang, Yu-Chieh
    Lin, Bing-Yang
    Wu, Cheng-Wen
    Lee, Mincent
    Chen, Hao
    Lin, Hung-Chih
    Peng, Ching-Nen
    Wang, Min-Jer
    2016 ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2016,