Drop Failure Modes of A Wafer-Level Chip-Scale Packaging

被引:0
|
作者
Huang, Mingliang [1 ]
Liu, Shuang [1 ]
Zhao, Ning [1 ]
Long, Haohui
Li, Jianhui [2 ]
Hong, Weiqiang [2 ]
机构
[1] Dalian Univ Technol, Sch Mat Sci & Engn, Dalian 116024, Peoples R China
[2] Huwaei Technol Co Ltd, Shenzhen, Peoples R China
基金
中国国家自然科学基金;
关键词
Sn-3Ag-0.5Cu solder joint; board-level drop reliability; failure mode; wafer-level chip-scale packaging (WLCSP); intermetallic compound (IMC); AG-CONTENT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The present work evaluated the board level reliability of a kind of wafer-level chip-scale packaging (WLCSP). Drop impact tests were conducted to evaluate the lifetime and failure mode of the components before and after thermal cycles from -55 to 125 degrees C (50, 100, 150 temperature cycles) and high temperature (125 degrees C) storage (50 h, 100 h, 150 h). Under the peak acceleration of 1500 g and pulse duration of 0.5 ms, no failures were found in all of the components experienced thermal treatments after 300 drops. For the components without thermal treatments, cracks generated after 5000 drops under the shock condition with the peak acceleration of 2900 g and the pulse duration of 0.3 ms. Three kinds of failure modes were observed. The first was resin crack that generated between Cu pad and PCB; the second was internal cracks in the solder joints which generated near the IMC layer on the component side; and the third one was fracture of the Cu pad near the component. Among the above three failure modes, resin cracks most likely occurred during drop tests. The solder joints in the first row that closed to the center of PCB were checked after drop tests. Resin cracks were generally emerged at the two corners of the components. The internal cracks of solder joints tended to occur in the third solder joints, due to the resin cracks in the first and second joints released the impact energy. The cracks in Redistribution Layer (RDL) and fracture of Cu pad near the component least happened and always coexisted with the other two kinds of cracks. From the perspective of locations of components, cracks more easily generated in the components near the edge of PCB.
引用
收藏
页码:1094 / +
页数:2
相关论文
共 50 条
  • [11] Characterizations of ball impact responses of wafer-level chip-scale packages
    Lai, Yi-Shao
    Yeh, Chang-Lin
    Chang, Hsiao-Chuan
    Kao, Chin-Li
    JOURNAL OF ALLOYS AND COMPOUNDS, 2008, 450 (1-2) : 238 - 244
  • [12] An experimental investigation of current stressing on wafer-level chip-scale packages
    Lai, Yi-Shao
    Kung, Heng-Yu
    Chen, Po-Ying
    Yeh, Wen-Kuan
    EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 582 - 584
  • [13] Electromigration Reliability of Redistribution Lines in Wafer-level Chip-Scale Packages
    Lai, Yi-Shao
    Kao, Chin-Li
    Chiu, Ying-Ta
    Appelt, Bernd K.
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 326 - 331
  • [14] Wafer-Level Assembly of Physics Package for Chip-Scale Atomic Clocks
    Guo, Ping
    Meng, Hongling
    Dan, Lin
    Zhao, Jianye
    IEEE SENSORS JOURNAL, 2022, 22 (07) : 6387 - 6398
  • [15] Modeling-based design optimization of wafer-level and chip-scale packaging for RF-MEMS devices
    Kelley, M
    Malshe, AP
    Barlow, F
    55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 1814 - 1818
  • [16] Wafer-level chip-scale packaging of MEMS environmental sensors by functionalized porous PowderMEMS® micro-filters
    Behrmann, Ole
    Kyoushi, Niklas
    Bodduluri, Mani Teja
    Lisec, Thomas
    Schroeder, Stefan
    Gojdka, Bjoern
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2025, 35 (02)
  • [17] Wafer-Level Hermetic All-Glass Packaging for Microalkali Vapor Cells of Chip-Scale Atomic Devices
    Ji, Yu
    Gan, Qi
    Wu, Lei
    Shang, Jintang
    Wong, Ching-Ping
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2015, 5 (11): : 1551 - 1558
  • [18] Investigation of electromigration reliability of redistribution lines in wafer-level chip-scale packages
    Kao, Chin-Li
    Chen, Tei-Chen
    Lai, Yi-Shao
    Chiu, Ying-Ta
    MICROELECTRONICS RELIABILITY, 2014, 54 (11) : 2471 - 2478
  • [19] Reliability and characteristics of wafer-level chip-scale packages under current stress
    Chen, Po-Ying
    Kung, Heng-Yu
    Lai, Yi-Shao
    Tsai, Ming Hsiung
    Yeh, Wen-Kuan
    Japanese Journal of Applied Physics, 2008, 47 (2 PART 1): : 819 - 823
  • [20] Reliability and characteristics of wafer-level chip-scale packages under current stress
    Chen, Po-Ying
    Kung, Heng-Yu
    Lai, Yi-Shao
    Tsai, Ming Hsiung
    Yeh, Wen-Kuan
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (02) : 819 - 823