Pattern Generation for Post-Silicon Timing Validation Considering Power Supply Noise

被引:1
作者
Zhang, Tengteng [1 ]
Gao, Yukun [1 ]
Walker, D. M. H. [1 ]
机构
[1] Texas A&M Univ, Dept Comp Sci & Engn, College Stn, TX 77843 USA
来源
2014 IEEE 23RD NORTH ATLANTIC TEST WORKSHOP (NATW) | 2014年
关键词
pseudo functional test; power supply noise; post-silicon validation;
D O I
10.1109/NATW.2014.21
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, we address the problem of automatic test pattern generation for understanding circuit timing sensitivity to power supply noise (PSN) during post-silicon validation. Pseudo functional test patterns targeting the longest paths captured by each flip-flop are first generated. To determine the sensitivity to on-chip noise, the patterns are intelligently filled to achieve the desired PSN level. Our previous PSN control scheme is enhanced to consider both spatial and temporal information for better correlation with functional PSN. These patterns can be used to understand timing sensitivity in post-silicon validation by repeatedly applying the path delay test while sweeping the PSN experienced by the path from low to high.
引用
收藏
页码:61 / 64
页数:4
相关论文
共 15 条