A Quasi 2-D Electrostatic Potential and Threshold Voltage Model for Junctionless Triple Material Cylindrical Surrounding Gate Si Nanowire Transistor

被引:1
|
作者
Manikandan, S. [1 ]
Dhanaselvam, P. Suveetha [2 ]
Pandian, M. Karthigai [3 ]
机构
[1] Pandian Saraswathi Yadav Engn Coll, Dept Elect & Commun Engn, Sivagangai 630561, India
[2] Velammal Coll Engn & Technol, Dept Elect & Commun Engn, Madurai 625009, Tamil Nadu, India
[3] Sri Krishna Coll Technol, Dept Instrumentat & Control Engn, Coimbatore 641042, Tamil Nadu, India
关键词
Junctionless (JL); Triple Material Gate (TMG); Cylindrical Surrounding Gate (CSG); Silicon Nanowire (SiNW); Gate All Around (GAA); Drain Induced Barrier Lowering (DIBL); SILICON;
D O I
10.1166/jno.2021.2951
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A mathematical model used for determining the threshold voltage characteristics and electrostatic potential of a Junctionless Triple Material Cylindrical Surrounding Gate Silicon Nanowire Transistor (JLTMCSGSiNWT) is proposed in this research work and is obtained by resolving the poison equation. Three materials with dissimilar metal functions are used in the construction of the device gate structure. Device parameters used to determine the electrical characteristics are also included in the model. Behavior of the device is investigated through its vertical electrical field distribution along the device channel. Higher drain bias conditions leading to DIBL are reduced in the proposed structure by minimal variation of voltages owing to three different gate materials that maintain a steady field distribution along the channel. This model explicitly shows the impact of various criteria like drain bias voltage, gate bias voltage, thickness of the silicon layer, thickness of the IP: 111 93 14.78 On: Wed 09 Jun 2021 06:1550 oxide layer, and length of the channelCopy onight: electrostticAmerican Scientifcpotential andPublisrsthedeterioration of threshold voltage. The proposed analytical model is validated with TCAD simulations and it could be further extended to study Delivered by Ingenta the advanced electrical characteristics of the JL Triple Material CSG Silicon Nanowire Transistor.
引用
收藏
页码:318 / 323
页数:6
相关论文
共 50 条
  • [21] Analytical 2D modeling for potential distribution and threshold voltage of the short channel fully depleted cylindrical/surrounding gate MOSFET
    Aouaj, A
    Bouziane, A
    Nouaçry, A
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2005, 92 (08) : 437 - 443
  • [22] A 2D sub-threshold current model for single halo triple material surrounding gate (SHTMSG) MOSFETs
    Dhanaselvam, P. Suveetha
    Balamurugan, N. B.
    MICROELECTRONICS JOURNAL, 2014, 45 (06) : 574 - 577
  • [23] Quasi-3D modeling of surface potential and threshold voltage of Triple Metal Quadruple Gate MOSFETs
    Gupta, Santosh Kumar
    Shah, Mihir Kumar P.
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 101 : 455 - 468
  • [24] 2-D Analytical Threshold Voltage Model for Dielectric Pocket Double-Gate Junctionless FETs by Considering Source/Drain Depletion Effect
    Singh, Balraj
    Gola, Deepti
    Singh, Kunal
    Goel, Ekta
    Kumar, Sanjay
    Jit, Satyabrata
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (03) : 901 - 908
  • [25] A unified 2-D model for nanowire junctionless accumulation and inversion mode MOSFET in quasi-ballistic regime
    Baral, Kamalaksha
    Singh, Prince Kumar
    Kumar, Sanjay
    Singh, Ashish Kumar
    Jarwal, Deepak Kumar
    Jit, Satyabrata
    SOLID-STATE ELECTRONICS, 2022, 193
  • [26] 2-D modeling of potential distribution and threshold voltage of short channel fully depleted dual material gate SOI MESFET
    Hashemi, P
    Behnam, A
    Fathi, E
    Afzali-Kusha, A
    El Nokali, M
    SOLID-STATE ELECTRONICS, 2005, 49 (08) : 1341 - 1346
  • [27] Accurate 2-D analytical model for cylindrical gate-junctionless ferroelectric-nanowire (CG-JFe-NW) MOSFET with scaled channel length
    Garg, Shalu
    Kaur, Jasdeep
    Goel, Anubha
    Haldar, Subhasis
    Gupta, R. S.
    PHYSICA SCRIPTA, 2024, 99 (05)
  • [28] An Analytical Threshold Voltage Model for Triple-Material Cylindrical Gate-All-Around (TM-CGAA) MOSFETs
    Dubey, Sarvesh
    Santra, Abirmoya
    Saramekala, Gopikrishna
    Kumar, Mirgender
    Tiwari, Pramod Kumar
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2013, 12 (05) : 766 - 774
  • [29] An analytical 2-D model of triple metal double gate graded channel junctionless MOSFET with hetero-dielectric gate oxide stack
    Das, Shib Sankar
    Majumder, Barun
    Ghosh, Ankush
    SOLID STATE COMMUNICATIONS, 2021, 340
  • [30] A 2-D ANALYTIC MODEL FOR THE THRESHOLD-VOLTAGE OF FULLY DEPLETED SHORT GATE-LENGTH SI-SOI MESFETS
    HOU, CS
    WU, CY
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (12) : 2156 - 2162