Power Efficient LCR Dual Keeper Domino Logic Circuit

被引:0
|
作者
Deo, Manish [1 ]
Kumar, Manish [1 ]
机构
[1] Madan Mohan Malaviya Univ Technol, Dept Elect & Commun Engn, Gorakhpur, Uttar Pradesh, India
来源
关键词
Domino logic circuit; power; keeper transistor; leakage current; dual keeper;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In VLSI circuit design researchers are concerned about reduction of the power. Domino logic circuit fulfills this goal. This paper proposes a low power domino logic circuit in which the evaluation network has been modified for a significant reduction in power. In the proposed work, a current minor circuit and an additional discharge path are introduced. The current mirror circuit replicates and tracks leakage current while an additional discharge path facilitates dynamic node faster discharging during the evaluation phase. The simulations are performed using CADENCE virtuoso EDA tool with the help of UMC 45 nm, 90 nm and 180 nm technology library for 2,4 and 8 inputs AND and OR gates. The proposed circuit consumes lesser power as compared to some existing circuits. The proposed circuit consumes 38.92% and 17.90% less power as compared to some existing domino logic circuits for 8-bit input OR gate in 180nm technology. The power is reduced by 68.68%, 17.85% and 87.65%, 29.69% respectively in 90 nm and 45 nm technology as compared with other existing circuits.
引用
收藏
页码:61 / 69
页数:9
相关论文
共 50 条
  • [1] Clock Delayed Dual Keeper Semi Dynamic Inverter Domino Logic Circuit
    Deo, Manish
    Kumar, Manish
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2020, 15 (1-2): : 53 - 59
  • [2] Domino Logic Keeper Circuit Design Techniques: A Review
    Angeline A.A.
    Bhaaskaran V.S.K.
    Journal of The Institution of Engineers (India): Series B, 2022, 103 (02) : 669 - 679
  • [3] Domino logic with an efficient variable threshold voltage keeper
    Amirabadi, A
    Mortazavi, Y
    Moezzi-Madani, N
    Afzali-Kusha, A
    Nourani, A
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1674 - 1677
  • [4] An efficient low power method for FinFET domino OR logic circuit
    Kajal
    Sharma, Vijay Kumar
    MICROPROCESSORS AND MICROSYSTEMS, 2022, 95
  • [5] A Novel Low Power Keeper Technique for Pseudo Domino Logic
    Bansal, Deepika
    Singh, B. P.
    Kumar, Ajay
    2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, COMPUTING AND COMMUNICATION TECHNOLOGIES (CONECCT), 2015,
  • [6] Clock delayed domino logic with efficient variable threshold voltage keeper
    Amirabadi, Amir
    Afzali-Kusha, Ali
    Mortazavi, Yousof
    Nourani, Mehrdad
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (02) : 125 - 134
  • [7] Low power technique in domino logic circuit
    Vaish, Neha
    Kumar, Sampath V.
    2015 4TH INTERNATIONAL CONFERENCE ON RELIABILITY, INFOCOM TECHNOLOGIES AND OPTIMIZATION (ICRITO) (TRENDS AND FUTURE DIRECTIONS), 2015,
  • [8] Footer Voltage Controlled Dual Keeper Domino Logic with Static Switching Approach
    Parashar, Chirag
    Trivedi, Avijeet Kumar
    Agarwal, Aman
    Pandey, Neeta
    ADVANCES IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2020, 18 (04) : 255 - 263
  • [9] A double capacitive body biased circuit for high performance domino logic with CMOS keeper
    Tung, H. T.
    Thang, N., V
    Khanh, P. X.
    Kim, S. W.
    2006 FIRST INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS, 2006, : 379 - +
  • [10] Domino logic with variable threshold voltage keeper
    Kursun, V
    Friedman, EG
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (06) : 1080 - 1093