A pixel-parallel cellular processor array in a stacked three-layer 3D silicon-on-insulator technology

被引:6
作者
Dudek, Piotr [1 ]
Lopich, Alexey [1 ]
Gruev, Viktor [2 ]
机构
[1] Univ Manchester, Sch Elect & Elect Engn, Manchester M13 9PL, Lancs, England
[2] Washington Univ, Dept Comp Sci & Engn, St Louis, MO 63130 USA
来源
2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2 | 2009年
基金
英国工程与自然科学研究理事会;
关键词
D O I
10.1109/ECCTD.2009.5274946
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of a vertically-integrated image sensor/processor device, implemented in a fully stacked 3-layer three-dimensional (3D) silicon on insulator (SOI) 150nm CMOS technology. This prototype 'vision chip' contains a 32x32 pixel-parallel processor array. Three silicon layers contain current-mode image sensors, current-mode analogue circuits and digital logic circuits, respectively. The two bottom layers form a mixed-mode cellular processor array, which operates in SIMD mode, and processes the image data acquired by the top-layer backside illuminated photosensor circuit. The intra-processor inter-layer communication is achieved by means of through-silicon vias, and the system is partitioned to minimise the area overhead associated with this communication. The processor comprises 4 analogue and 12 binary registers, and supports arithmetic and logic operations. Various sensor structures have been implemented to evaluate the efficiency of photo-sensing in SOI technology. The prototype circuit measures 2mmx2mm, with 30 mu mx30 mu m pixel pitch. The architecture and circuit design issues are presented in the paper.
引用
收藏
页码:193 / +
页数:2
相关论文
共 19 条
[1]   Physical modeling and design of thin-film SOI lateral PIN photodiodes [J].
Afzalian, A ;
Flandre, D .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (06) :1116-1122
[2]   A PROGRAMMABLE ARTIFICIAL RETINA [J].
BERNARD, TM ;
ZAVIDOVIQUE, BY ;
DEVOS, FJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (07) :789-798
[3]  
BURNS J, 2000, IEEE INT SOI C OCT, P20
[4]  
CHENG CC, 2008, IEEE INT SOL STAT CI, P306
[5]  
Chua L. O., 2002, Cellular neural networks and visual computing: foundations and applications
[6]   General-purpose 128 x 128 SIMD processor array with integrated image sensor [J].
Dudek, P. ;
Carey, S. J. .
ELECTRONICS LETTERS, 2006, 42 (12) :678-679
[7]   A general-purpose processor-per-pixel analog SIMD vision chip [J].
Dudek, P ;
Hicks, PJ .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (01) :13-20
[8]  
DUDEK P, IEEE T CIRCUITS SY 2, V47, P467
[9]  
FU ZM, 2007, 3D INTEGRATED FEATUR, P3964
[10]   3D silicon integration [J].
Knickerbocker, J. U. ;
Andry, P. S. ;
Dang, B. ;
Horton, R. R. ;
Patel, C. S. ;
Polastre, R. J. ;
Sakuma, K. ;
Sprogis, E. S. ;
Tsang, C. K. ;
Webb, B. C. ;
Wright, S. L. .
58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, :538-+