Compensation of track and hold frequency response mismatches in interleaved analog to digital converters for high-speed communications

被引:11
|
作者
Luna, German C.
Crivelli, Diego E.
Hueda, Mario R.
Agazzi, Oscar E.
机构
[1] Clariphy Commun Inc, Irvine, CA 92618 USA
[2] Natl Univ Cordoba, Digital Commun Res Lab, RA-1611 Cordoba, Argentina
关键词
D O I
10.1109/ISCAS.2006.1692914
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we investigate the effect of mismatches in the frequency responses of the track-and-hold (T&H) amplifiers of an interleaved array of analog-to-digital converters (ADC) used as the front-end of a high-speed communications receiver. Furthermore, we introduce digital signal processing (DSP) techniques to compensate the performance loss caused by these mismatches. These techniques take advantage of the specific application of the ADC as a front-end of a digital communication receiver, assumed to be based on a parallel processing implementation of a decision-feedback equalizer (DFE) [1], [2]. With a relatively simple modification, the DFE can be transformed into a multiple-input, multiple-output (MIMO) equalizer. The latter effectively compensates the effect of the T&H frequency response mismatch. The performance measure used in this paper is the signal to noise ratio (SNR) at the slicer. An SNR loss of 2.5 dB or more could result from the T/H mismatch. Most of this loss is compensated by the MIMO equalizer. Our conclusions can be easily extended to receiver architectures other than the DFE, for example maximum-likelihood sequence estimation (MLSE) [3]. As an example of the effectiveness of the techniques introduced here, we present an optical receiver with electronic dispersion compensation (EDC) for the emergent IEEE 802.3aq standard for 10Gb/s Ethernet over multimode fibers [4].
引用
收藏
页码:1631 / 1634
页数:4
相关论文
共 50 条
  • [31] DIGITAL MEASUREMENT OF SPEED OF RESPONSE OF ANALOG CONVERTERS
    KHOMYAK, VA
    MEASUREMENT TECHNIQUES, 1973, 16 (03) : 341 - 341
  • [32] Mismatches analysis based on channel response and an amplitude correction method for time interleaved photonic analog-to-digital converters
    Jin, Zhengtao
    Wu, Guiling
    Wang, Cheng
    Chen, Jianping
    OPTICS EXPRESS, 2018, 26 (14): : 17859 - 17871
  • [33] On Blind Identification of Gain and Timing Mismatches in Time-Interleaved Analog-to-Digital Converters
    Saleem, Shahzad
    Vogel, Christian
    TSP 2010: 33RD INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING, 2010, : 151 - 155
  • [34] Analog calibration of mismatches in an open-loop track-and-hold circuit for time-interleaved ADCs
    Harpe, Pieter
    Zanikopoulos, Athon
    Hegt, Hans
    van Roermund, Arthur
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1951 - 1954
  • [35] A PREPROCESSING ARCHITECTURE FOR RESOLUTION ENHANCEMENT IN HIGH-SPEED ANALOG-TO-DIGITAL CONVERTERS
    PACE, PE
    RAMAMOORTHY, PA
    STYER, D
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1994, 41 (06): : 373 - 379
  • [36] A module generator for high-speed CMOS current output digital/analog converters
    Neff, RR
    Gray, PR
    SangiovanniVincentelli, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (03) : 448 - 451
  • [37] A Novel Quantization Algorithm Suitable for High-Speed Analog-to-digital Converters
    Soufizadeh-Balaneji, Nasim
    Hadidi, Khayrollah
    2012 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2012, : 25 - 28
  • [38] Power Dissipation Bounds for High-Speed Nyquist Analog-to-Digital Converters
    Sundstrom, Timmy
    Murmann, Boris
    Svensson, Christer
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (03) : 509 - 518
  • [39] High-Speed Oversampled Continuous-Time Analog-to-Digital Converters
    Caldwell, Trevor
    Shibata, Hajime
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 1001 - 1004
  • [40] A new technique for characterization of digital-to-analog converters in high-speed systems
    Savoj, Jafar
    Abbasfar, Ali-Azam
    Amirkhany, Amir
    Garlepp, Bruno W.
    Horowitz, Mark A.
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 433 - +