Compensation of track and hold frequency response mismatches in interleaved analog to digital converters for high-speed communications

被引:11
|
作者
Luna, German C.
Crivelli, Diego E.
Hueda, Mario R.
Agazzi, Oscar E.
机构
[1] Clariphy Commun Inc, Irvine, CA 92618 USA
[2] Natl Univ Cordoba, Digital Commun Res Lab, RA-1611 Cordoba, Argentina
关键词
D O I
10.1109/ISCAS.2006.1692914
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we investigate the effect of mismatches in the frequency responses of the track-and-hold (T&H) amplifiers of an interleaved array of analog-to-digital converters (ADC) used as the front-end of a high-speed communications receiver. Furthermore, we introduce digital signal processing (DSP) techniques to compensate the performance loss caused by these mismatches. These techniques take advantage of the specific application of the ADC as a front-end of a digital communication receiver, assumed to be based on a parallel processing implementation of a decision-feedback equalizer (DFE) [1], [2]. With a relatively simple modification, the DFE can be transformed into a multiple-input, multiple-output (MIMO) equalizer. The latter effectively compensates the effect of the T&H frequency response mismatch. The performance measure used in this paper is the signal to noise ratio (SNR) at the slicer. An SNR loss of 2.5 dB or more could result from the T/H mismatch. Most of this loss is compensated by the MIMO equalizer. Our conclusions can be easily extended to receiver architectures other than the DFE, for example maximum-likelihood sequence estimation (MLSE) [3]. As an example of the effectiveness of the techniques introduced here, we present an optical receiver with electronic dispersion compensation (EDC) for the emergent IEEE 802.3aq standard for 10Gb/s Ethernet over multimode fibers [4].
引用
收藏
页码:1631 / 1634
页数:4
相关论文
共 50 条
  • [11] MEASUREMENT OF SETTLING TIME OF HIGH-SPEED ANALOG AND DIGITAL ANALOG CONVERTERS
    DANILOV, AA
    POGOSOV, AY
    POLONNIKOV, DE
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1987, 30 (03) : 589 - 593
  • [12] Compensation of timing mismatches in time-interleaved analog-to-digital converters through transfer characteristics tuning
    Vogel, C
    Draxelmayr, D
    Kuttner, F
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2004, : 341 - 344
  • [13] An Improved All-Digital Background Calibration Technique for Channel Mismatches in High Speed Time-Interleaved Analog-to-Digital Converters
    Ta, Van-Thanh
    Hoang, Van-Phuc
    Pham, Van-Phu
    Pham, Cong-Kha
    ELECTRONICS, 2020, 9 (01)
  • [14] Distortion compensation for time-interleaved analog to digital converters
    Hummels, DM
    McDonald, JJ
    Irons, FH
    JOINT CONFERENCE - 1996: IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE & IMEKO TECHNICAL COMMITTEE 7, CONFERENCE PROCEEDINGS, VOLS I AND II: QUALITY MEASUREMENTS: THE INDISPENSABLE BRIDGE BETWEEN THEORY AND REALITY (NO MEASUREMENTS? NO SCIENCE!), 1996, : 728 - 731
  • [15] Compensation of multi-channel mismatches in high-speed high-resolution photonic analog-to-digital converter
    Yang, Guang
    Zou, Weiwen
    Yu, Lei
    Wu, Kan
    Chen, Jianping
    OPTICS EXPRESS, 2016, 24 (21): : 24061 - 24074
  • [16] Improving the linearity in high-speed analog-to-digital converters
    Gatti, U
    Gazzoli, G
    Maloberti, F
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : 17 - 20
  • [17] NORMALIZATION OF THE DYNAMIC-RESPONSE CHARACTERISTICS OF HIGH-SPEED ANALOG-TO-DIGITAL CONVERTERS
    BRAGIN, AA
    KONOVALOV, VI
    SEMENYUK, AL
    MEASUREMENT TECHNIQUES USSR, 1981, 24 (06): : 445 - 447
  • [18] High-speed analog-to-digital converters in SiGe technologies
    Lee, Jaesik
    IEEE COMPOUND SEMICONDUCTOR INTEGRATED CIRCUIT SYMPOSIUM - 2007 IEEE CSIC SYMPOSIUM, TECHNOLOGY DIGEST, 2007, : 93 - 96
  • [19] Review on High-Speed Dynamic Comparators for Analog to Digital Converters
    Krishna, Komala
    Nambath, Nandakumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (13)
  • [20] High-Speed Analog-to-Digital Converters in downscaled CMOS
    Spagnolo, Annachiara
    Verbruggen, Bob
    D'Amico, Stefano
    Wambacq, Piet
    2015 INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2015,