FPGA Implementation and Resource Utilization for QRD-RLS Systolic Array for Signal Processing Applications

被引:0
作者
Santha, K. R. [1 ]
Chava, Bharani Chakravarthy [2 ]
Bragadishwaran, K. [2 ]
Chandru, K. [2 ]
机构
[1] Sri Venkateswara Coll Engn, Dept EEE, Sriperumbudur 602105, India
[2] Sri Venkateswara Univ, Elect & Commun, Sriperumbudur 602105, India
来源
TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4 | 2009年
关键词
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Field-programmable gate arrays (FPGA) are drawing increasing interest because of its performance, power consumption and configurability. They execute wide range of parallelizable algorithms which changes in accordance to variations in wireless channel statistics are utilized in smart antenna array embedded systems. In this article, we've described the FPGA implementation of a QRD processor that enables the run-time definition of the input matrix dimensions. The design employs a mixture of CORDIC-based processing (array boundary cell) and MAC based (array internal cell) arithmetic that is well matched to the computational resources of an FPGA like the Xilinx Virtex-2 Pro. We have made a projection of resource estimation for the processor when implemented as a whole array and as an embedded system with a micro processor and reduced number of internal and boundary cells.
引用
收藏
页码:1222 / +
页数:2
相关论文
共 50 条
  • [41] An FPGA implementation of Walsh-Hadamard transforms for signal processing
    Amira, A
    Bouridane, A
    Milligan, P
    Roula, M
    2001 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-VI, PROCEEDINGS: VOL I: SPEECH PROCESSING 1; VOL II: SPEECH PROCESSING 2 IND TECHNOL TRACK DESIGN & IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS NEURALNETWORKS FOR SIGNAL PROCESSING; VOL III: IMAGE & MULTIDIMENSIONAL SIGNAL PROCESSING MULTIMEDIA SIGNAL PROCESSING, 2001, : 1105 - 1108
  • [42] Implementation and Control of Fundamental Signal Processing Blocks For Radar In FPGA
    Bahceci, Muhammet Umut
    Kalfa, Mert
    2020 28TH SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE (SIU), 2020,
  • [43] Several Implementation Methods of Signal Processing Algorithm Based on FPGA
    Wang Xin
    Hu Zhi-Qiang
    Jiang Da-Qing
    Sun Zhi-Xiao
    Zhang Yu
    Liu Yong
    2019 INTERNATIONAL CONFERENCE ON INTELLIGENT MANUFACTURING AND INTELLIGENT MATERIALS (2IM 2019), 2019, 565
  • [44] Implementation of an FPGA-Based Motor Control with Low Resource Utilization
    Aydogmus, Omur
    Boztas, Gullu
    2019 4TH INTERNATIONAL CONFERENCE ON POWER ELECTRONICS AND THEIR APPLICATIONS (ICPEA), 2019,
  • [45] FPGA-based customizable systolic architecture for image processing applications
    Saldaña, G
    Arias-Estrada, M
    2005 International Conference on Reconfigurable Computing and FPGAs (ReConFig 2005), 2005, : 17 - 24
  • [46] VLSI SYSTOLIC ARRAY FOR SRIF DIGITAL SIGNAL-PROCESSING ALGORITHM
    IWAMI, K
    TANAKA, K
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1994, E77A (09) : 1475 - 1483
  • [47] QRD-BASED MVDR ALGORITHM FOR ADAPTIVE MULTIPULSE ANTENNA-ARRAY SIGNAL-PROCESSING
    TIMMONERI, L
    PROUDLER, IK
    FARINA, A
    MCWHIRTER, JG
    IEE PROCEEDINGS-RADAR SONAR AND NAVIGATION, 1994, 141 (02) : 93 - 102
  • [48] An FPGA-Based Implementation of a Pipelined FFT Processor for High-Speed Signal Processing Applications
    Ngoc-Hung Nguyen
    Khan, Sheraz Ali
    Kim, Cheol-Hong
    Kim, Jong-Myon
    APPLIED RECONFIGURABLE COMPUTING, 2017, 10216 : 81 - 89
  • [49] Reconfigurable Computing Using FPGA: State of the Art and Potential for Systolic Array Applications
    Gougam, A.
    Benazzouz, D.
    AFRICAN REVIEW OF PHYSICS, 2008, 2 : 106 - 107
  • [50] Efficient FPGA Implementation of a High Throughput Systolic Array QR-Decomposition Algorithm
    Abels, Matthias
    Wiegand, Till
    Paul, Steffen
    2011 CONFERENCE RECORD OF THE FORTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS (ASILOMAR), 2011, : 904 - 908