FPGA Implementation and Resource Utilization for QRD-RLS Systolic Array for Signal Processing Applications

被引:0
|
作者
Santha, K. R. [1 ]
Chava, Bharani Chakravarthy [2 ]
Bragadishwaran, K. [2 ]
Chandru, K. [2 ]
机构
[1] Sri Venkateswara Coll Engn, Dept EEE, Sriperumbudur 602105, India
[2] Sri Venkateswara Univ, Elect & Commun, Sriperumbudur 602105, India
来源
TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4 | 2009年
关键词
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Field-programmable gate arrays (FPGA) are drawing increasing interest because of its performance, power consumption and configurability. They execute wide range of parallelizable algorithms which changes in accordance to variations in wireless channel statistics are utilized in smart antenna array embedded systems. In this article, we've described the FPGA implementation of a QRD processor that enables the run-time definition of the input matrix dimensions. The design employs a mixture of CORDIC-based processing (array boundary cell) and MAC based (array internal cell) arithmetic that is well matched to the computational resources of an FPGA like the Xilinx Virtex-2 Pro. We have made a projection of resource estimation for the processor when implemented as a whole array and as an embedded system with a micro processor and reduced number of internal and boundary cells.
引用
收藏
页码:1222 / +
页数:2
相关论文
共 50 条
  • [21] Implementation of A Optimized Systolic Array Architecture for FSBMA using FPGA for Real-time Applications
    Azadfar, Mohammad Mahdi
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2008, 8 (03): : 46 - 51
  • [22] FPGA Design and Implementation of Matrix Multiplier Architectures for Image and Signal Processing Applications
    Qasim, Syed M.
    Telba, Ahmed A.
    AlMazroo, Abdulhameed Y.
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2010, 10 (02): : 168 - 176
  • [23] A SYSTOLIC SIGNAL PROCESSOR FOR SIGNAL-PROCESSING APPLICATIONS
    KANDLE, DA
    COMPUTER, 1987, 20 (07) : 94 - 95
  • [24] The instruction systolic array in image processing applications
    Schimmler, M
    Lang, HW
    VISION SYSTEMS: SENSORS, SENSOR SYSTEMS, AND COMPONENTS, 1996, 2784 : 136 - 144
  • [25] FPGA-implementation of signal processing algorithms for video based industrial safety applications
    Velten, J
    Kummert, A
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 1004 - 1007
  • [26] STABILITY OF RECURSIVE QRD-LS ALGORITHMS USING FINITE-PRECISION SYSTOLIC ARRAY IMPLEMENTATION
    LEUNG, H
    HAYKIN, S
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1989, 37 (05): : 760 - 763
  • [27] FPGA Implementation of a Linear Systolic Array for Speech Recognition Based on HMM
    Mosleh, Mohammad
    Setayeshi, Saeed
    Lotfinejad, M. Mehdi
    Mirshekari, Ali
    2010 2ND INTERNATIONAL CONFERENCE ON COMPUTER AND AUTOMATION ENGINEERING (ICCAE 2010), VOL 3, 2010, : 75 - 78
  • [28] Resource Utilization Comparison between Plain FPGA and SoC Combined with FPGA for Image Processing Applications Used by Robotic Arms
    Szabo, Roland
    Gontean, Aurel
    2020 IEEE 26TH INTERNATIONAL SYMPOSIUM FOR DESIGN AND TECHNOLOGY IN ELECTRONIC PACKAGING (SIITME 2020), 2020, : 256 - 259
  • [29] An FPGA implementation of Discrete Hartley Transforms for signal processing
    Amira, A
    Uzun, IS
    Bensaali, F
    CCCT 2003, VOL 3, PROCEEDINGS, 2003, : 246 - 249
  • [30] Random Sampling Approaches for Implementation of FPGA in Signal Processing
    Li Dexin
    APPLIED MECHANICS, MATERIALS AND MANUFACTURING IV, 2014, 670-671 : 1184 - 1187