On-Chip Power Network Optimization with Decoupling Capacitors and Controlled-ESRs

被引:0
|
作者
Zhang, Wanping [1 ,2 ]
Zhang, Ling [2 ]
Shayan, Amirali [2 ]
Yu, Wenjian [3 ]
Hu, Xiang [2 ]
Zhu, Zhi [1 ]
Engin, Ege [4 ]
Cheng, Chung-Kuan [2 ]
机构
[1] Qualcomm Inc, 5775 Morehouse Dr, San Diego, CA USA
[2] Univ Calif San Diego, La Jolla, CA USA
[3] Tsinghua Univ, Beijing 100084, Peoples R China
[4] San Diego State Univ, San Diego, CA USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose an efficient approach to minimize the noise on power networks via the allocation of decoupling capacitors (decap) and controlled equivalent series resistors (ESR). The controlled-ESR is introduced to reduce the on-chip power voltage fluctuation, including both voltage drop and overshoot. We formulate an optimization problem of noise minimization with the constraint of decap budget. A revised sensitivity calculation method is derived to consider both voltage drop and overshoot. The sequential quadratic programming (SQP) algorithm is adopted to solve the optimization problem where the revised sensitivity is regarded as the gradient. Experimental results show that considering voltage drop without overshoot leads to underestimating noise by 4.8%. We also demonstrate that the controlled-ESR is able to reduce the noise by 25% with the same decap budget.
引用
收藏
页码:117 / +
页数:2
相关论文
共 50 条
  • [41] Separated role of on-chip and on-PCB decoupling capacitors for reduction of radiated emission on printed circuit board
    Kim, J
    Choi, B
    Kim, H
    Ryu, W
    Yun, YH
    Ham, SH
    Kim, SH
    Lee, YH
    Kim, J
    2001 IEEE EMC INTERNATIONAL SYMPOSIUM, VOLS 1 AND 2, 2001, : 531 - 536
  • [42] Noise-aware power optimization for on-chip interconnect
    Kim, KW
    Jung, SO
    Narayanan, U
    Liu, CL
    Kang, SM
    ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 108 - 113
  • [43] Parameter optimization tool for enhancing on-chip network performance
    Riihimäki, J
    Salminen, E
    Kuusilinna, K
    Hämäläinen, T
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, PROCEEDINGS, 2002, : 61 - 64
  • [44] Noise-aware power optimization for on-chip interconnect
    Kim, Ki-Wook
    Jung, Seong-Ook
    Narayanan, Unni
    Liu, C.L.
    Kang, Sung-Mo
    Proceedings of the International Symposium on Low Power Electronics and Design, Digest of Technical Papers, 2000, : 108 - 113
  • [45] A Side-Channel Evaluation of On-chip Vdd Distribution Network with Decoupling Capacitance
    Selvam R.
    Tyagi A.
    SN Computer Science, 4 (1)
  • [46] Evaluation of PDN Impedance and Power Supply Noise for Different On-Chip Decoupling Structures
    Fujita, Haruya
    Takatani, Hiroki
    Tanaka, Yosuke
    Kawaguchi, Shohei
    Sato, Masaomi
    Sudo, Toshio
    2013 9TH INTERNATIONAL WORKSHOP ON ELECTROMAGNETIC COMPATIBILITY OF INTEGRATED CIRCUITS (EMC COMPO 2013), 2013, : 142 - 146
  • [47] Simultaneous wire sizing and decoupling capacitance budgeting for robust on-chip power delivery
    Fu, JJ
    Luo, ZY
    Hong, XL
    Cai, YC
    Tan, SXD
    Pan, Z
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 433 - 441
  • [48] Peak power control for a QoS capable on-chip network
    Jin, YH
    Kim, EJ
    Yum, KH
    2005 INTERNATIONAL CONFERENCE ON PARALLEL PROCESSSING, PROCEEDINGS, 2005, : 585 - 592
  • [49] Scalable On-Chip Network in Power Constrained Manycore Processors
    Kim, Hanjoon
    Kim, Gwangsun
    Kim, John
    2012 INTERNATIONAL GREEN COMPUTING CONFERENCE (IGCC), 2012,
  • [50] Frequency Domain Analysis of On-Chip Power Distribution Network
    Batra, S.
    Singh, P.
    Kaushik, S.
    Hashmi, M. S.
    2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,