Design and process variation analysis of CNTFET-based ternary memory cells

被引:35
作者
Cho, Geunho [1 ]
Lombardi, Fabrizio [1 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, 360 Huntington Ave, Boston, MA 02115 USA
关键词
CNTFET; Ternary SRAM design; Process variation; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; CIRCUIT PERFORMANCE; SRAM CELL; NANOTUBE; IMMUNE;
D O I
10.1016/j.vlsi.2016.02.003
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Two novel ternary CNTFET-based SRAM cells are proposed in this paper. The first proposed CNTFET SRAM uses additional CNTFETs to sink the bit lines to ground; its operation is nearly independent of the ternary values. The second cell utilizes the traditional voltage controller (or supply) of a binary SRAM in a ternary SRAM; it consists of adding two CNTFETs to the first proposed cell. CNTFET features (such as sizing and density) and performance metrics (such as SNM and PDP) and write/read times are considered and assessed in detail. The impact of different features (such as chirality and CNT density) is also analyzed with respect to the operations of the memory cells. The effects of different process variations (such as lithography and density/number of CNTs) are extensively evaluated with respect to performance metrics. In nearly all cases, the proposed cells outperform existing CNTFET-based cells by showing a small standard deviation in the simulated memory circuits. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:97 / 108
页数:12
相关论文
共 19 条
[1]   LOW POWER DISSIPATION MOS TERNARY LOGIC FAMILY. [J].
Balla, Prabhakara C. ;
Antoniou, Andreas .
IEEE Journal of Solid-State Circuits, 1984, SC-19 (05) :739-749
[2]  
Chandrakasan A.P., 2000, Design of high-performance microprocessor circuits
[3]  
Cho G., 2013, ACM INT C GREAT LAK, P131
[4]   Modeling Undeposited CNTs for CNTFET Operation [J].
Cho, Geunho ;
Kim, Yong-Bin ;
Lombardi, Fabrizio .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2011, 11 (02) :263-272
[5]   Assessment of CNTFET Based Circuit Performance and Robustness to PVT Variations [J].
Cho, Geunho ;
Kim, Yong-Bin ;
Lombardi, Fabrizio .
2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, :1106-1109
[6]   A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application - Part II: Full device model and circuit performance benchmarking [J].
Deng, Jie ;
Wong, H. -S. Philip .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) :3195-3205
[7]   A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application - Part I: Model of the intrinsic channel region [J].
Deng, Jie ;
Wong, H. -S. Philip .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) :3186-3194
[8]  
Geunho Cho, 2009, 2009 IEEE Instrumentation and Measurement Technology Conference (I2MTC), P909, DOI 10.1109/IMTC.2009.5168580
[9]   Design of a Ternary Memory Cell Using CNTFETs [J].
Lin, Sheng ;
Kim, Yong-Bin ;
Lombardi, Fabrizio .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2012, 11 (05) :1019-1025
[10]   CNTFET-Based Design of Ternary Logic Gates and Arithmetic Circuits [J].
Lin, Sheng ;
Kim, Yong-Bin ;
Lombardi, Fabrizio .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2011, 10 (02) :217-225