FPGA Implementation of Complex Multiplier Using Minimum Delay Vedic Real Multiplier Architecture

被引:0
作者
Rao, K. Deergha [1 ]
Gangadhar, Ch. [2 ]
Korrai, Praveen K. [3 ]
机构
[1] Osmania Univ, VCE, Dept ECE, Hyderabad, Andhra Pradesh, India
[2] PVP Siddhartha Inst Technol, Dept ECE, Vijayawada, India
[3] Indian Inst Technol Kharagpur, GS Sanyal Sch Telecommun, Kharagpur, India
来源
2016 IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND ELECTRONICS ENGINEERING (UPCON) | 2016年
关键词
Vedic real multiplier; Urdhva Triyakbhyam sutra; complex multiplier; FPGA; minimum delay architecture; Booth multiplier; array multiplier;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Complex numbers multiplication is a key arithmetic operation to be performed with high speed and less consumption of power in high performance systems such as wireless communications. Hence, in this paper, two possible architectures are proposed for a Vedic real multiplier based on the URDHVA TIRYAKBHYAM (Vertically and cross wise) sutra of Indian Vedic mathematics and an expression for path delay of an NxN Vedic real multiplier with minimum path delay architecture is developed. Then, architectures of four Vedic real multipliers solution, three Vedic real multipliers solution of complex multiplier are presented. The architecture of Vedic real multiplier with minimum path delay is used in the implementation of complex multiplier. The architectures for the four multiplier solution and three multiplier solution of complex multiplier for 32 x 32 bit complex numbers multiplication are coded in VHDL and implemented through Xilinx ISE 13.4 navigator and Modelsim 5.6. Finally, the results are compared with that of the four and three real multipliers solutions using the conventional Booth and Array multipliers.
引用
收藏
页码:580 / 584
页数:5
相关论文
共 6 条
[1]  
[Anonymous], 2008, PROC INT SOC DESIGN, DOI DOI 10.1109/SOCDC.2008.4815685
[2]  
Hwang K., 1979, COMPUTER ARITHMETIC
[3]  
Kong MY, 2008, IEEE INT SYMP CIRC S, P3154
[4]  
Saha P., 2011, 2011 IEEE Students' Technology Symposium (TechSym), P237, DOI 10.1109/TECHSYM.2011.5783852
[5]  
Saha P.K., 2009, INT J ELECT ELECT EN, V7, P38
[6]  
Sri Bharath Jagadguru Swami, 1986, VEDIC MATH 16 SIMPLE