Multi-staged deposition of trench-gate oxides for power MOSFETs

被引:3
作者
Neuber, Markus [1 ]
Storbeck, Olaf [1 ]
Langner, Maik [1 ]
Stahrenberg, Knut [1 ]
Mikolajick, Thomas [2 ,3 ]
机构
[1] Infineon Technol Dresden GmbH, Koenigsbruecker Str 180, D-01099 Dresden, Germany
[2] NaMLab gGmbH, Noethnitzer Str 64, D-01187 Dresden, Germany
[3] Inst Semicond & Microsyst, Noethnitzer Str 64, D-01187 Dresden, Germany
来源
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B | 2019年 / 37卷 / 03期
关键词
Electric breakdown - Oxide semiconductors - Power MOSFET - Thermooxidation - Scanning electron microscopy - Economic and social effects - Silica - Silicon nitride - Electron beam lithography - Metals - MOS devices - Oxide films - Rapid thermal processing - Silicon on insulator technology - Silicon wafers;
D O I
10.1116/1.5080527
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Here, silicon oxide was formed in a U-shaped trench of a power metal-oxide semiconductor field-effect transistor device by various processes. One SiO2 formation process was performed in multiple steps to create a low-defect Si-SiO2 interface, where first a thin initial oxide was grown by thermal oxidation followed by the deposition of a much thicker oxide layer by chemical vapor deposition (CVD). In a second novel approach, silicon nitride CVD was combined with radical oxidation to form silicon oxide in a stepwise sequence. The resulting stack of silicon oxide films was then annealed at temperatures between 1000 and 1100 degrees C. All processes were executed in an industrial environment using 200 mm-diameter (100)-oriented silicon wafers. The goal was to optimize the trade-off between wafer uniformity and conformality of the trenches. The thickness of the resulting silicon oxide films was determined by ellipsometry of the wafer surface and by scanning electron microscopy of the trench cross sections. The insulation properties such as gate leakage and electrical breakdown were characterized by current-voltage profiling. The electrical breakdown was found to be highest for films treated with rapid thermal processing. The films fabricated via the introduced sequential process exhibited a breakdown behavior comparable to films deposited by the common low-pressure CVD technique, while the leakage current at electric fields higher than 5 MV/cm was significantly lower. Published by the AVS.
引用
收藏
页数:4
相关论文
共 7 条
[1]   TRENCH DMOS TRANSISTOR TECHNOLOGY FOR HIGH-CURRENT (100 A RANGE) SWITCHING [J].
BULUCEA, C ;
ROSSEN, R .
SOLID-STATE ELECTRONICS, 1991, 34 (05) :493-507
[2]   Electron emission in intense electric fields [J].
Fowler, RH ;
Nordheim, L .
PROCEEDINGS OF THE ROYAL SOCIETY OF LONDON SERIES A-CONTAINING PAPERS OF A MATHEMATICAL AND PHYSICAL CHARACTER, 1928, 119 (781) :173-181
[3]  
Nakamura K., 1996, 8 INT S POW SEM DEV
[4]   Review on Methods for Trench MOSFET Gate Oxide Reliability and Switching Speed Improvement [J].
Seng, Ng Hong .
CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2010 (CSTIC 2010), 2010, 27 (01) :21-26
[5]  
Storbeck Olaf, 2008, Materials Science Forum, V573-574, P147, DOI 10.4028/www.scientific.net/MSF.573-574.147
[6]   Dielectric breakdown .1. A review of oxide breakdown [J].
Verweij, JF ;
Klootwijk, JH .
MICROELECTRONICS JOURNAL, 1996, 27 (07) :611-622
[7]  
Wu C.-T., 2002, P 14 INT S POW SEM D