Improving mixed-signal SOC testing: A power-aware reuse-based approach with analog BIST

被引:0
|
作者
Andrade, A [1 ]
Cota, E [1 ]
Lubaszewski, M [1 ]
机构
[1] Univ Fed Rio Grande do Sul, Dept Elect Engn, BR-90035190 Porto Alegre, RS, Brazil
关键词
system-on-chip; BIST; mixed-signal test; power aware;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Analog BIST and SoC testing are two topics that have been extensively, but independently, studied in the last few years. However, current mixed-signals systems require the combination of these subjects to generate a cost-effective test solution for the whole SoC. This paper discusses the impact on the global system testing time of an analog BIST method based on digital reuse. Experimental results show that the reuse of digital blocks to test analog signals is indeed a very efficient strategy, even under power constraints, as long as the BIST technique reduces the analog testing time.
引用
收藏
页码:105 / 110
页数:6
相关论文
共 24 条
  • [1] A reuse-based framework for the design of analog and mixed-signal ICs
    Castro-López, R
    Fernández, FV
    Vázquez, AR
    VLSI CIRCUITS AND SYSTEMS II, PTS 1 AND 2, 2005, 5837 : 25 - 36
  • [2] Analog Stimulus Generator for ADC Testing in Mixed-signal SOC
    Yin Shirong
    2012 INTERNATIONAL CONFERENCE ON APPLIED INFORMATICS AND COMMUNICATION (ICAIC 2012), 2013, : 256 - 260
  • [3] A step response based mixed-signal BIST approach
    Walker, A
    2001 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2001, : 329 - 337
  • [4] A step response based mixed-signal BIST approach
    Walker, A
    2001 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, 2001, : 141 - 146
  • [5] Delta-sigma modulator based mixed-signal BIST architecture for SoC
    Ong, CK
    Cheng, KT
    Wang, LC
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 669 - 674
  • [6] An Apprach to Analong and Mixed-signal BIST Based-on Pseudorandom Testing
    Wei, Liu
    Jia, Lei
    2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEM, 2008, : 1330 - 1333
  • [7] Power-aware NoC reuse on the testing of core-based systems
    Cota, T
    Carro, L
    Wagner, F
    Lubaszewski, M
    INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 612 - 621
  • [8] Current-based testing for analog and mixed-signal circuits
    Velasco-Medina, J
    Nicolaidis, M
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 576 - 581
  • [9] Core-Based Testing of Embedded Mixed-Signal Modules in a SoC
    Zivkovic, Vladimir A.
    Schat, Jan
    van der Heyden, Frank
    Seuren, Geert
    IEEE DESIGN & TEST OF COMPUTERS, 2009, 26 (03): : 78 - 86
  • [10] Design and implementation of a reconfigurable mixed-signal SoC based on field programmable analog arrays
    Lintao Liu
    Yuhan Gao
    Jun Deng
    Journal of Semiconductors, 2017, (11) : 101 - 107